| 1. DEFINITION & LOCATION CONNECTORS/ SWITCHES | P.2  |
|-----------------------------------------------|------|
| 2. DEFINITION & LOCATION MAJOR COMPONENTS     | P.4  |
| 3. PIN DESCRIPTIONS OF MAJOR COMPONENTS       | P.6  |
| 4. SWITCH SETTING                             | P.29 |
| 5. ASSEMBLY & DISASSEMBLY                     | P.30 |
| 6. 6133 BLOCK DIAGRAM                         | P.48 |
| 7. MAINTENANCE DIAGNOSTICS                    | P.49 |
| 8. TROUBLE SHOOTING                           | P.52 |
| 9. SPARE PARTS LIST                           | P.84 |
| 10. EXPLODED VIEWS AND CIRCUIT DIAGRAM        |      |

## 1. DEFINITION & LOCATION OF CONNECTORS / SWITCHES (A)

J1: AUDIO OUTPUT

J2: MIC IN

J3: USB PORT

J4,J5: R/L SPK CONN.

J7: LCD PANEL TRANS. BD

CONNECTOR.

J8: INVERTER BD CONN.

J9: KEYBOARD CONN.

J10: FDD CONN.

J11: TOUCHPAD/ HDD CONN.

J6: INTERNAL MIC CONN.

SW1: SUSPAND SWITCH.

VR1: VOLUME CONTROL VR.



## 2. DEFINITION & LOCATION OF CONNECTORS / SWITCHES (B)

PJ501: POWER JACK

J501: PS/2 KEYBOARD/

MOUSE CONN.

J504: VGA CONN.

J503: SERIAL PORT

J502: PARALLEL PORT

J505: FAX/MODEM CONN

J???: CPU FAN CONN

J507: PCMCIA CONN.

J508: CO-ROM CONN.

J509: 114 PINS SODIMM SOCKET

J510: BATTERY CONN.

SW501: POWER SWITCH

SW502: MOTHER BD ID/ RTC RESET

SW503: LCD ID/ KEY MATRIX SELECT



# 2. DEFINITION & LOCATION OF MAJOR COMPONENTS(A)

U7: CS4297

U8: PIIX4(82371EB) SOUTH BRIDGE.

**U9: CLOCK SYNTHESIZER.** 

U11: CS4280 AUDIO CONTROLLER

U10: ATI RAGE LTPRO VGA CTRL.

U13,U18,U25,U30:32MB ON-BOARD

MEMORY.

U16: NS PC97338VJC

SUPER I/O CONTROLLER

U17: 82443BX NORTH BRIDGE.

U21: 29F002 SYSTEM BIOS



# 2. DEFINITION & LOCATION OF MAJOR COMPONENTS(B)

U502: CPU

U505,U506: SGRAM.

U507: KEYBOARD CONTROLLER.

H8/3434.



## 3. PIN DESCRIPTIONS OF MAJOR COMPONENTS

## 3.1 INTEL CELERON PROCESSOR-1

#### Alphabetical Signal Reference (Sheet 1 of 8)

(Sheet 2 of 8)

| •         |      | Tidi Reference (Sheet 1 of 6)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 1                        | (Sileet 2               |      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|-----------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|-------------------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Signal    | Туре | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                          | Signal                  | Туре | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| A[31:3]#  | I/O  | The A[35:3]# (Address) signals define a 2 36 -byte physical memory address sp. When ADS# is active, these pins transmit the address of a transaction; when a is inactive, these pins transmit transaction type information. These signals mu connect the appropriate pins of all agents on the Intel ?Celeron?processor sys bus. The A[35:24]# signals are parity-protected by the AP1# parity signal, and A[23:3]# signals are parity-protected by the AP0# parity signal. On the active-to-inactive transition of RESET#, the processors sample the A[3 pins to determine their power-on configuration. See the Pentium II Processor | ADS#<br>st<br>tem<br>the | #                       | I    | The BPRI# (Bus Priority Request) signal is used to arbitrate for ownership of the Intel Celeron processor system bus. It must connect the appropriate pins of all In Celeron processor system bus agents. Observing BPRI# active (as asserted by t priority agent) causes all other agents to stop issuing new requests, unless such requests are part of an ongoing locked operation. The priority agent keeps BPRI# asserted until all of its requests are completed, then releases the bus by deasser BPRI#. |
| A20M#     | 1    | Developer Manual (Order Number 243502) for details.  If the A20M# (Address-20 Mask) input signal is asserted, the Intel Celeron                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                          | BSEL                    | I/O  | This signal indicates the host bus frequency supported by the processor. A logic logic indicates a host bus frequency of 66 MHz.                                                                                                                                                                                                                                                                                                                                                                                |
| AZUW#     | '    | processor masks physical address bit 20 (A20#) before looking up a line in an internal cache and before driving a read/write transaction on the bus. Assertin A20M# emulates the 8086 processor's address wrap-around at the 1 MB bour Assertion of A20M# is only supported in real mode.  A20M# is an asynchronous signal. However, to ensure recognition of this sign following an I/O write instruction, it must be valid along with the TRDY# assert                                                                                                                                                                               | g<br>idary<br>al         |                         | I/O  | The BR0# (Bus Request) pin drives the BREQ[0]# signal in the system. During power-up configuration, the central agent asserts the BREQ0# bus signal in the system to assign the symmetric agent ID to the processor. The processor sample it's BR0# pin on the active-to-inactive transition of RESET# to obtain it's symmetr agent ID. The processor asserts BR0# to request the system bus.                                                                                                                   |
| ADS#      | I/O  | the corresponding I/O Write bus transaction.  The ADS# (Address Strobe) signal is asserted to indicate the validity of the                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                          | CPUPRES#<br>(PPGA only) | 0    | The CPUPRES# signal provides the ability for a system board to detect the presence of a processor. This pin is a ground on the processor indicating to the system that a processor is installed.                                                                                                                                                                                                                                                                                                                |
|           |      | transaction address on the A[35:3]# pins. All bus agents observe the ADS# activation to begin parity checking, protocol checking, address decode, internal snoop, or deferred reply ID match operations associated with the new transact This signal must connect the appropriate pins on all Intel Celeron processor sybus agents.                                                                                                                                                                                                                                                                                                    | tion.                    | D[63:0]#                | I/O  | The D[63:0]# (Data) signals are the data signals. These signals provide a 64-bit data path between the Intel Celeron processor system bus agents, and must connect appropriate pins on all such agents. The data driver asserts DRDY# to indicate a valid data transfer.                                                                                                                                                                                                                                        |
| BCLK      | I    | The BCLK (Bus Clock) signal determines the bus frequency. All Intel Celeron processor system bus agents must receive this signal to drive their outputs an their inputs on the BCLK rising edge.  All external timing parameters are specified with respect to the BCLK signal.                                                                                                                                                                                                                                                                                                                                                        | d late                   | DBSY#<br>¢h             | I/O  | The DBSY# (Data Bus Busy) signal is asserted by the agent responsible for driving data on the Intel Celeron processor system bus to indicate that the data bus is in use. The data bus is released after DBSY# is deasserted. This signal must connect the appropriate pins on all Intel Celeron processor system bus agents.                                                                                                                                                                                   |
| BNR#      | I/O  | The BNR# (Block Next Request) signal is used to assert a bus stall by any bus who is unable to accept new bus transactions. During a bus stall, the current become cannot issue any new transactions.  Since multiple agents might need to request a bus stall at the same time, BNR wire-OR signal which must connect the appropriate pins of all Intel Celeron                                                                                                                                                                                                                                                                       | us                       |                         | I    | The DEFER# signal is asserted by an agent to indicate that a transaction cannot be guaranteed in-order completion. Assertion of DEFER# is normally the responsibile of the addressed memory or I/O agent. This signal must connect the appropriate pins of all Intel Celeron processor system bus agents.                                                                                                                                                                                                       |
|           |      | processor system bus agents. In order to avoid wire-OR glitches associated w simultaneous edge transitions driven by multiple drivers, BNR# is activated on specific clock edges and sampled on specific clock edges.                                                                                                                                                                                                                                                                                                                                                                                                                  |                          | DRDY#                   | I/O  | The DRDY# (Data Ready) signal is asserted by the data driver on each data transfer, indicating valid data on the data bus. In a multicycle data transfer, DRD' may be deasserted to insert idle clocks. This signal must connect the appropriate pins of all Intel Celeron processor system bus agents.                                                                                                                                                                                                         |
| BP[3:2]#  | I/O  | The BP[3:2]# (Breakpoint) signals are outputs from the processor that indicate status of breakpoints.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | the                      | EDGCTRL                 | I    | The EDGCTRL input provides GTL+ edge control and should be pulled up to VCC CORE with a 51 Ω ?% resistor.                                                                                                                                                                                                                                                                                                                                                                                                       |
| BPM[1:0]# | I/O  | The BPM[1:0]# (Breakpoint Monitor) signals are breakpoint and performance monitor signals. They are outputs from the processor which indicate the status breakpoints and programmable counters used for monitoring processor performance.                                                                                                                                                                                                                                                                                                                                                                                              | of                       | EMI<br>(S.E.P.P. only)  | ı    | EMI pins should be connected to motherboard ground and/or to chassis ground through zero ohm (0Ω) resistors. The zero ohm resistors should be placed in clos proximity to the Intel Celeron processor connector. The path to chassis ground should be short in length and have a low impedance. These pins are used for EM management purposes.                                                                                                                                                                 |

## 3.1 INTEL CELERON PROCESSOR-2

### Alphabetical Signal Reference (Sheet 3 of 8)

(Sheet 4 of 8)

| Signal      | Туре | Description                                                                                                                                                                                                                                                                                                                                                                                                                           | Signal                    | Type | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|-------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| FERR#       | 0    | The FERR# (Floating-point Error) signal is asserted when the processor detects a unmasked floating-point error. FERR# is similar to the ERROR# signal on the Intel 387 coprocessor, and is included for compatibility with systems using MS-DC type floating-point error reporting.                                                                                                                                                   |                           | 1    | The LINT[1:0] (Local APIC Interrupt) signals must connect the appropriate pins of a APIC Bus agents, including all processors and the core logic or I/O APIC component. When the APIC is disabled, the LINT0 signal becomes INTR, a maskable interrupt request signal, and LINT1 becomes NMI, a nonmaskable                                                                                                                                                  |
| FLUSH#      | I    | When the FLUSH# input signal is asserted, the processor writes back all data in the Modified state from the internal cache and invalidates all internal cache lines. At the completion of this operation, the processor issues a Flush Acknowledge transaction. The processor does not cache any new data while the FLUSH# signal remains asserted.  FLUSH# is an asynchronous signal. However, to ensure recognition of this signal. | e                         |      | interrupt. INTR and NMI are backward compatible with the signals of those names on the Pentium ?processor. Both signals are asynchronous. Both of these signals must be software configured via BIOS programming of the APIC register space to be used either as NMI/INTR or LINT[1:0]. Because the API is enabled by default after Reset, operation of these pins as LINT[1:0] is the defau configuration.                                                  |
|             |      | following an I/O write instruction, it must be valid along with the TRDY# assertion the corresponding I/O Write bus transaction.  On the active-to-inactive transition of RESET#, the processor samples FLUSH# to determine its power-on configuration. See Pentium Pro Family Developer Manu Volume 1: Specifications (Order Number 242690) for details.                                                                             | ,                         | I/O  | The LOCK# signal indicates to the system that a transaction must occur atomically. This signal must connect the appropriate pins of all system bus agents. For a lock sequence of transactions, LOCK# is asserted from the beginning of the first transaction end of the last transaction.  When the priority agent asserts BPRI# to arbitrate for ownership of the system it will wait until it observes LOCK# deasserted. This enables symmetric agents to |
| HIT#, HITM# | I/O  | The HIT# (Snoop Hit) and HITM# (Hit Modified) signals convey transaction snoop operation results, and must connect the appropriate pins of all Intel Celeron processor system bus agents. Any such agent may assert both HIT# and HITM#                                                                                                                                                                                               | <u>.</u>                  |      | retain ownership of the system bus throughout the bus locked operation and ehsur the atomicity of lock.                                                                                                                                                                                                                                                                                                                                                      |
|             |      | together to indicate that it requires a snoop stall, which can be continued by reasserting HIT# and HITM# together.                                                                                                                                                                                                                                                                                                                   | PICCLK                    | 1    | The PICCLK (APIC Clock) signal is an input clock to the processor and core logic or I/O APIC which is required for operation of all processors, core logic, and I/O APIC components on the APIC bus.                                                                                                                                                                                                                                                         |
| IERR#       | 0    | The IERR# (Internal Error) signal is asserted by a processor as the result of an internal error. Assertion of IERR# is usually accompanied by a SHUTDOWN transaction on the Intel Celeron processor system bus. This transaction may optionally be converted to an external error signal (e.g., NMI) by system core logic The processor will keep IERR# asserted until the assertion of RESET#, BINIT#, o                             |                           | I/O  | The PICD[1:0] (APIC Data) signals are used for bidirectional serial message passing on the APIC bus, and must connect the appropriate pins of the Intel Celer processor for proper initialization.                                                                                                                                                                                                                                                           |
| IGNNE#      | 1    | INIT#.  The IGNNE# (Ignore Numeric Error) signal is asserted to force the processor to                                                                                                                                                                                                                                                                                                                                                | PLL1, PLL2<br>(PPGA only) | 1    | All Intel Celeron processors have internal analog PLL clock generators that require quiet power supplies. PLL1 and PLL2 are inputs to the internal PLL and should be connected to VCC CORE through a low-pass filter that minimizes jitter.                                                                                                                                                                                                                  |
| IOIWE#      |      | ignore a numeric error and continue to execute noncontrol floating-point instruction If IGNNE# is deasserted, the processor generates an exception on a noncontrol floating-point instruction if a previous floating-point instruction caused an error.                                                                                                                                                                               | ns.<br>PRDY#              | 0    | The PRDY (Probe Ready) signal is a processor output used by debug tools to determine processor debug readiness.                                                                                                                                                                                                                                                                                                                                              |
|             |      | IGNNE# has no effect when the NE bit in control register 0 is set.  IGNNE# is an asynchronous signal. However, to ensure recognition of this signal following an I/O write instruction, it must be valid along with the TRDY# assertion.                                                                                                                                                                                              | PREQ#                     | 1    | The PREQ# (Probe Request) signal is used by debug tools to request debug operation of the processors.                                                                                                                                                                                                                                                                                                                                                        |
| INIT#       | I    | the corresponding I/O Write bus transaction.  The INIT# (Initialization) signal, when asserted, resets integer registers inside all processors without affecting their internal (L1) caches or floating-point registers.                                                                                                                                                                                                              | REQ[4:0]#                 | I/O  | The REQ[4:0]# (Request Command) signals must connect the appropriate pins of all processor system bus agents. They are asserted by the current bus owner ove two clock cycles to define the currently active transaction type.                                                                                                                                                                                                                               |
|             |      | Each processor then begins execution at the power-on Reset vector configured during power-on configuration. The processor continues to handle snoop requests during INIT# assertion. INIT# is an asynchronous signal and must connect the appropriate pins of all bus agents.  If INIT# is sampled active on the active to inactive transition of RESET#, then the processor executes its Built-in Self-Test (BIST).                  | RS[2:0]#                  | I    | The RS[2:0]# (Response Status) signals are driven by the response agent (the agent responsible for completion of the current transaction), and must connect the appropriate pins of all processor system bus agents.                                                                                                                                                                                                                                         |

## 3.1 INTEL CELERON PROCESSOR-3

### Alphabetical Signal Reference (Sheet 5 of 8)

(Sheet 6 of 8)

| Signal  | Type                                                                          | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Signal                            | Type                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|---------|-------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PWRGOOD | ı                                                                             | The PWRGOOD (Power Good) signal is a 2.5 V tolerant processor input. The processor requires this signal to be a clean indication that the clocks and power supplies (VCC CORE, etc.) are stable and within their specifications. Clean implet the signal will remain low (capable of sinking leakage current), without glitches, fit the time that the power supplies are turned on until they come within specification. The signal must then transition monotonically to a high (2.5 V) state. Figure 23 illustrates the relationship of PWRGOOD to other system signals. PWRGOOD code driven inactive at any time, but clocks and power must again be stable before                                                                                                                                                                                                                                                                    | olies that<br>from<br>on.         | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | SLOTOCC# is defined to allow a system design to detect the presence of a terminator card or processor in a SC242 connector. This pin is not a signal; rather is a short to VSS. Combined with the VID combination of VID[4:0]= 11111 (see Section 2.5), a system can determine if a SC242 connector is occupied, and whether a processor core is present. The states and values for determining the tof cartridge in the SC242 connector is shown below.  SC242 Occupation Truth Table                                                                                    |
|         |                                                                               | subsequent rising edge of PWRGOOD. It must also meet the minimum pulse wid<br>specification in Table 14 and Table 15, and be followed by a 1 ms RESET# pulse                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Signal Value Status                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|         |                                                                               | The PWRGOOD signal must be supplied to the processor; it is used to protect internal circuits against voltage sequencing issues. It should be driven high throughout boundary scan operation.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | j.                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | SLOTOCC# 0 Processor with core in SC242 VID[4:0] Anything other than ?1111 connector.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|         |                                                                               | PWRGOOD Relationship at Power-On  BCLK                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | SLOTOCC# 0 Terminator cartridge in SC242 VID[4:0] 11111 connector (i.e., no core present).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|         | the L1 cache without writing back any of the contents. RESET# must remain act |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | SLOTOCC# 1 SC242 connector not occupied VID[4:0] Any value                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| RESET#  |                                                                               | ive                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 1                                 | The SLP# (Sleep) signal, when asserted in Stop-Grant state, causes processors enter the Sleep state. During Sleep state, the processor stops providing internal clock signals to all units, leaving only the Phase-Locked Loop (PLL) still operating Processors in this state will not recognize snoops or interrupts. The processor will recognize only assertions of the SLP#, STPCLK#, and RESET# signals while in Sleep state. If SLP# is deasserted, the processor exits Sleep state and returns to Stop-Grant state, restarting its internal clock signals to the bus and APIC processor units. |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|         |                                                                               | for one microsecond for a arm?Reset; for a power-on Reset, RESET# must st active for at least one millisecond after VCC CORE and CLK have reached their specifications. On observing active RESET#, all system bus agents will deassert their outputs within two clocks.  A number of bus signals are sampled at the active-to-inactive transition of RESE for power-on configuration. These configuration options are described in the Pentium Pro Family Developer Manual, Volume 1: Specifications (Order Numb 242690).  The processor may have its outputs tristated via power-on configuration. Otherw if INIT# is sampled active during the active-to-inactive transition of RESET#, the processor will execute its Built-in Self-Test (BIST). Whether or not BIST is executhe processor will begin program execution at the power on Reset vector (defaul 0_FFFF_FFF0h). RESET# must connect the appropriate pins of all processor | proper<br>t STPCLK#<br>ET#<br>ber | I                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | The STPCLK# (Stop Clock) signal, when asserted, causes processors to enter a low power Stop-Grant state. The processor issues a Stop-Grant Acknowledge transaction, and stops providing internal clock signals to all processor core units except the bus and APIC units. The processor continues to snoop bus transactio and service interrupts while in Stop-Grant state. When STPCLK# is deasserted, processor restarts its internal clock to all units and resumes execution. The assertion of STPCLK# has no effect on the bus clock; STPCLK# is an asynchron input. |
|         |                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | rted,<br>tCK                      | I                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | The TCK (Test Clock) signal provides the clock input for the Intel Celeron process<br>Test Access Port.                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| SMI#    |                                                                               | system bus agents.  The SMI# (System Management Interrupt) signal is asserted asynchronously by                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | TDI                               | ı                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | The TDI (Test Data In) signal transfers serial test data into the processor. TDI provides the serial input needed for JTAG specification support.                                                                                                                                                                                                                                                                                                                                                                                                                         |
| Olvii#  | '                                                                             | system logic. On accepting a System Management Interrupt, processors save the current state and enter System Management Mode (SMM). An SMI Acknowledge transaction is issued, and the processor begins program execution from the SMI handler.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | <sub>je</sub>   TDO               | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | The TDO (Test Data Out) signal transfers serial test data out of the processor. To provides the serial output needed for JTAG specification support.                                                                                                                                                                                                                                                                                                                                                                                                                      |

### 3.1 INTEL CELERON PROCESSOR-4

#### Alphabetical Signal Reference (Sheet 7 of 8)

#### **Description** Signal Type **TESTHI** Refer to Section 2.6 for implementation details. (S.E.P.P. only) 0 THERMON Thermal Diode p-n junction. Used to calculate core temperature. See Section 4. THERMDP 1 Thermal Diode p-n junction. Used to calculate core temperature. See Section 4. THERMTRIP# 0 The processor protects itself from catastrophic overheating by use of an internal thermal sensor. This sensor is set well above the normal operating temperature to ensure that there are no false trips. The processor will stop all execution when the junction temperature exceeds approximately 135 蚓. This is signaled to the system by the THERMTRIP# (Thermal Trip) pin. Once activated, the signal remains latched and the processor stopped, until RESET# goes active. There is no hysteresis built into the thermal sensor itself; as long as the die temperature drops below the trip level, a RESET# pulse will reset the processor and execution will continue. If the temperature has not dropped below the trip level, the processor will reassert THERMTRIP# and remain stopped. TMS The TMS (Test Mode Select) signal is a JTAG specification support signal used by debug tools. TRDY# The TRDY# (Target Ready) signal is asserted by the target to indicate that it is ready to receive a write or implicit writeback data transfer. TRDY# must connect the appropriate pins of all system bus agents. TRST# The TRST# (Test Reset) signal resets the Test Access Port (TAP) logic. Intel Celeron processors require this signal to be driven low during power on Reset. A 680 ohm resistor is the suggested value for a pull down resistor on TRST#. VCC 1.5 The VCC CMOS pin provides the CMOS voltage for use by the platform. The 2 5V (PPGA only) must be provided to the VCC 2.5 input and 1.5V must be provided to the VCC 1.5 input. The processor re-routes the 2.5V input to the VCC CMOS output via the package. Future processors requiring 1.5V CMOS voltage levels will route the 1.5V at the VCC 1.5 input to the VCC CMOS output. VCC 2.5 The VCC CMOS pin provides the CMOS voltage for use by the platform. The 25V (PPGA only) Т must be provided to the VCC 2.5 input and 1.5V must be provided to the VCC 1.5 input. The processor re-routes the 2.5V input to the VCC CMOS output via the package. Future processors requiring 1.5V CMOS voltage levels will route the 1.5V at the VCC 1.5 input to the VCC CMOS output. VCC CMOS The VCC CMOS pin provides the CMOS voltage for use by the platform. The 2.5V 0 (PPGA only) must be provided to the VCC 2.5 input and 1.5V must be provided to the VCC 1.5 input. The processor re-routes the 2.5V input to the VCC CMOS output via the package. Future processors requiring 1.5V CMOS voltage levels will route the 1.5V at the VCC 1.5 input to the VCC CMOS output.

#### (Sheet 8 of 8)

|              | Signal                                       | Туре | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |     |
|--------------|----------------------------------------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|
|              | VCORE DET<br>(PPGA only)                     | 0    | The VCORE DET signal will float for 2.0 V core processors and will be grounded future processors with a lower core voltage.                                                                                                                                                                                                                                                                                                                                                                                                         | for |
| to<br>e<br>m | VID[4:0]<br>(S.E.P.P.)<br>VID[3:0]<br>(PPGA) | 0    | The VID (Voltage ID) pins can be used to support automatic selection of power supply voltages. These pins are not signals, but are either an open circuit or a stricticuit to VSS on the processor. The combination of opens and shorts defines the voltage required by the processor. The VID pins are needed to cleanly support voltage specification variations on Intel Celeron processors. See Table 1 for definitions of these pins. The power supply must supply the voltage that is reque by these pins, or disable itself. | )   |
| ied<br>It    | V REF [7:0]<br>(PPGA only)                   | 1    | These input signals are used by the GTL+ inputs as a reference voltage. GTL+ inputs are differential receivers and will use this voltage to determine whether the signal is a logic high or logic low.                                                                                                                                                                                                                                                                                                                              | )   |

## 3.2 INTEL 82443BX HOST BRIDGE CONTROLLER-1

#### 3.2.1 Host Interface Signals

Table 3.2-1. Host interface Signals (Sheet 1 of 2)

| GTL+ generates this signal based on the PCIRST# input (from PII) |                                                                       | Description                                                                                                                                                                                                                                                                                                           |  |  |  |  |  |  |
|------------------------------------------------------------------|-----------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
|                                                                  |                                                                       | CPU Reset. The CPURST# pin is an output from the 82443BX. The 82443BX generates this signal based on the PCIRST# input (from PIIX4E) and also the SUSTAT# pin in mobile mode. The CPURST# allows the CPUs to begin execution a known state.                                                                           |  |  |  |  |  |  |
| A[31:3]#                                                         | I/O<br>GTL+                                                           | <b>Address Bus:</b> A[31:3]# connect to the CPU address bus. During CPU cycles, the A[31:3]# are inputs.                                                                                                                                                                                                              |  |  |  |  |  |  |
| HD[63:0]#                                                        | I/O<br>GTL+                                                           | Host Data: These signals are connected to the CPU data bus. Note that the data signals are inverted on the CPU bus.                                                                                                                                                                                                   |  |  |  |  |  |  |
| ADS#                                                             | I/O<br>GTL+                                                           | Address Strobe: The CPU bus owner asserts ADS# to indicate the first of two cycles of a request phase.                                                                                                                                                                                                                |  |  |  |  |  |  |
| BNR#                                                             | I/O<br>GTL+                                                           | Block Next Request: Used to block the current request bus owner from issuing new request. This signal is used to dynamically control the CPU bus pipeline dep                                                                                                                                                         |  |  |  |  |  |  |
| BPRI#                                                            | O<br>GTL+                                                             | Priority Agent Bus Request: The 82443BX is the only Priority Agent on the CPL bus. It asserts this signal to obtain the ownership of the address bus. This signal priority over symmetric bus requests and will cause the current symmetric ownerstop issuing new transactions unless the HLOCK# signal was asserted. |  |  |  |  |  |  |
| BREQ0#                                                           | O<br>GTL+                                                             | Symmetric Agent Bus Request: Asserted by the 82443BX when CPURST# is asserted to configure the symmetric bus agents. BREQ0# is negated 2 host clorafter CPURST# is negated.                                                                                                                                           |  |  |  |  |  |  |
| DBSY#                                                            | I/O<br>GTL+                                                           | Data Bus Busy: Used by the data bus owner to hold the data bus for transfers requiring more than one cycle.                                                                                                                                                                                                           |  |  |  |  |  |  |
| DEFER#                                                           | O<br>GTL+                                                             | Defer: The 82443BX generates a deferred response as defined by the rules of th 82443BX dynamic defer policy. The 82443BX also uses the DEFER# signal to indicate a CPU retry response.                                                                                                                                |  |  |  |  |  |  |
| DRDY#                                                            | DY# I/O Data Ready: Asserted for each cycle that data is transferred. |                                                                                                                                                                                                                                                                                                                       |  |  |  |  |  |  |
| HIT#                                                             | I/O<br>GTL+                                                           | 3 - 3                                                                                                                                                                                                                                                                                                                 |  |  |  |  |  |  |
| HITM#                                                            | I/O<br>GTL+                                                           | Hit Modified: Indicates that a caching agent holds a modified version of the requested line and that this agent assumes responsibility for providing the line. Also driven in conjunction with HIT# to extend the snoop window.                                                                                       |  |  |  |  |  |  |
| HLOCK#                                                           | I<br>GTL+                                                             | Host Lock: All CPU bus cycles sampled with the assertion of HLOCK# and ADS# until the negation of HLOCK# must be atomic, i.e. no PCI or AGP snoopable acce to DRAM is allowed when HLOCK# is asserted by the CPU.                                                                                                     |  |  |  |  |  |  |

Table 3.2-1. Host interface Signals (Sheet 2 of 2)

| Name       | Туре        | Description                                                                                                                                                                                                                                                                                                                                                                                                        |
|------------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| HREQ[4:0]# | I/O<br>GTL+ | Request Command: Asserted during both clocks of request phase. In the first cloc the signals define the transaction type to a level of detail that is sufficient to begin a snoop request. In the second clock, the signals carry additional information to defit the complete transaction type. The transactions supported by the 82443BX Host Bridge are defined in the Host Interface section of this document. |
| HTRDY#     | I/O<br>GTL+ | Host Target Ready: Indicates that the target of the CPU transaction is able to enter the data transfer phase.                                                                                                                                                                                                                                                                                                      |
| RS[2:0]#   | I/O<br>GTL+ | Response Signals: Indicates type of response according to the following the table:  RS[2:0] Response type  000 Idle state  001 Retry response  010 Deferred response  011 Reserved (not driven by 82443BX)  100 Hard Failure (not driven by 82443BX)  101 No data response  110 Implicit Write back  111 Normal data response                                                                                      |

NOTE:1. All of the signals in the host interface are described in the CPU External Bus Specification. The prece table highlights 82443BX specific uses of these signals.

#### Table3. 2-2. Host Signals Not supported by the 82443BX

| Signal    | Function                  | Not Supported By 82443BX                                            |  |  |  |  |
|-----------|---------------------------|---------------------------------------------------------------------|--|--|--|--|
| A[35:32]# | Address                   | Extended addressing (over 4 GB)                                     |  |  |  |  |
| AERR#     | Address Parity Erro       | r Parity protection on address bus                                  |  |  |  |  |
| AP[1:0]#  | Address Parity            | Parity protection on address bus                                    |  |  |  |  |
| BINIT#    | Bus Initialization        | Checking for bus protocol violation and protocol recovery mechanism |  |  |  |  |
| DEP[7:0]# | Data Bus ECC/Parit        | y Enhanced data bus integrity                                       |  |  |  |  |
| IERR#     | Internal Error            | Direct internal error observation via IERR# pin                     |  |  |  |  |
| INIT#     | Soft Reset                | Implemented by PIIX4E, BIST supported by external logic.            |  |  |  |  |
| BERR#     | Bus Error                 | Unrecoverable error without a bus protocol violation                |  |  |  |  |
| RP#       | Request Parity            | Parity protection on ADS# and PREQ[4:0]#                            |  |  |  |  |
| RSP#      | Response Parity<br>Signal | Parity protection on RS[2:0]#                                       |  |  |  |  |

## 3.2 INTEL 82443BX HOST BRIDGE CONTROLLER-2

#### 3.2.2 DRAM Interface

#### Table 3.2-3. DRAM Interface Signals (Sheet 1 of 2)

| Name                                                 | Туре      | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|------------------------------------------------------|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RASA[5:0]#<br>/CSA[5:0]#<br>RASB[5:0]#<br>/CSB[5:0]# | O<br>CMOS | Row Address Strobe (EDO): These signals are used to latch the row address or the MAxx lines into the DRAMs. Each signal is used to select one DRAM row. These signals drive the DRAM array directly without any external buffers.  Chip Select (SDRAM): For the memory row configured with SDRAM these pins perform the function of selecting the particular SDRAM components during the active state.  Note that there are 2 copies of RAS# per physical memory row to improve the loading.                                                                                                                                                      |
| CKE[3:2]<br>/CSA[7:6]#<br>CKE[5:4]<br>/CSB[7:6]#     | O<br>CMOS | Clock Enable: In mobile mode, SDRAM Clock Enable is used to signal a self-refror power-down command to an SDRAM array when entering system suspend. CKE is also used to dynamically power down inactive SDRAM rows. This CKE function is not supported with Registered DIMMs.  Chip Select (SDRAM): These pins perform the function of selecting the particular SDRAM components during the active state.  Note that there are 2 copies of CS# per physical memory row to reduce the loading.                                                                                                                                                     |
| CASA[7:0]#<br>/DQMA[7:0]                             | O<br>CMOS | Column Address Strobe A-side (EDO): The CASA[7:0]# signals are used to latch the column address on the MA[13:0] lines into the DRAMs of the A half of the memory array. These are active low signals that drive the DRAM array direct without external buffering.  Input/Output Data Mask A-side (SDRAM): These pins control A half of the memory array and act as synchronized output enables during read cycles and a byte enables during write cycles.                                                                                                                                                                                         |
| CASB[1,5]#<br>/DQMB[1,5]                             | O<br>CMOS | Column Address Strobe B-side (EDO) / Input/Output Data Mask B-side (SDRAM): The same function as a corresponding signals for A side. These signals are used to reduce the loading in an ECC configuration                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| GCKE/CKE1                                            | O<br>CMOS | Global CKE (SDRAM): Global CKE is used in a 4 DIMM configuration requiring power down mode for the SDRAM. External logic must be used to implement this function.  SDRAM Clock Enable (CKE1): In mobile mode, SDRAM Clock Enable is used t signal a self-refresh or power-down command to an SDRAM array when entering system suspend. CKE is also used to dynamically power down inactive SDRAM rows. The combination of SDRAMPWR (SDRAM register) and MMCONFIG (DRAMC register) determine the functioning of the CKE signals. Refer to the DRAMC register (Section 3.3.15, RAMC RAM Control Register (Device 0) on page 3-19) for more details. |
| SRAS[B,A]#                                           | O<br>CMOS | SDRAM Row Address Strobe (SDRAM): The SRAS[B,A]# signals are multiple copies of the same logical SRASx signal (for loading purposes) used to generate SDRAM command encoded on SRASx/SCASx/WE signals.                                                                                                                                                                                                                                                                                                                                                                                                                                            |

Table 3.2-3. DRAM Interface Signals (Sheet 2of 2)

|     | Name                                                | Туре        | Description                                                                                                                                                                                                                                                                                                                                                                                                                        |
|-----|-----------------------------------------------------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|     | CKE0/FENA                                           | O<br>CMOS   | SDRAM Clock Enable 0 (CKE0). In mobile mode, CKE0 SDRAM Clock Enable is used to signal a self-refresh or power-down command to an SDRAM array when entering system suspend. CKE is also used to dynamically power down inactive SDRAM rows.  FET Enable (FENA): In a 4 DIMM configuration. FENA is used to select the proper MD path through the FET switches (refer to Section 4.3, RAM Interface on page 4-14 for more details). |
| esh | SCAS[B,A]#                                          | O<br>CMOS   | SDRAM Column Address Strobe (SDRAM): The SCAS[B,A]# signals are multiple copies of the same logical SCASx signal (for loading purposes) used to generate SDRAM command encoded on SRASx/SCASx/WE signals.                                                                                                                                                                                                                          |
|     | MAA[13:0]<br>MAB[12:11]#<br>MAB[13,10]<br>MAB[9:0]# | O<br>CMOS   | Memory Address(EDO/SDRAM): MAA[13:0] and MAB[13:0]# are used to provide the multiplexed row and column address to DRAM. There are two sets of MA signals which drive a max. of 2 DIMMs each. MAA[12:11,9:0] are inverted copies of MAB[12:11,9:0]#. MAA[13,10] and MAB[13,10] are identical copies. Each MAA/MAB[13:0] line has a programmable buffer strength to optimize for different signal loading conditions.                |
| ly  | WEA#<br>WEB#                                        | O<br>CMOS   | Write Enable Signal (EDO/SDRAM): WE# is asserted during writes to DRAM. The WE# lines have a programmable buffer strength to optimize for different signal loading conditions.                                                                                                                                                                                                                                                     |
| 3   | MD [63:0]                                           | I/O         | Memory Data (EDO/SDRAM): These signals are used to interface to the DRAM Cf data bus.                                                                                                                                                                                                                                                                                                                                              |
|     | MECC[7:0]                                           | I/O<br>CMOS | Memory ECC Data (EDO/SDRAM): These signals carry Memory ECC data during access to DRAM.                                                                                                                                                                                                                                                                                                                                            |

### 3.2.3 PCI Interface (Primary)

### Table 3.2-4. Primary PCI Interface Signals (Sheet 1 of 3)

| Name     | Туре       | Description                                                                                                                                                                                                                                                                                                                                                                                           |
|----------|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| AD[31:0] | I/O<br>PCI | PCI Address/Data: These signals are connected to the PCI address/data bus. Address is driven by the 82443BX with FRAME# assertion, data is driven or rein the following clocks. When the 82443BX acts as a target on the PCI Bus, the AD[31:0] signals are inputs and contain the address during the first clock of FR assertion and input data (writes) or output data (reads) on subsequent clocks. |
| DEVSEL#  | I/O<br>PCI | Device Select: Device select, when asserted, indicates that a PCI target device decoded its address as the target of the current access. The 82443BX asserts DEVSEL# based on the DRAM address range or AGP address range being ac by a PCI initiator. As an input it indicates whether any device on the bus has be selected.                                                                        |

## 3.2 INTEL 82443BX HOST BRIDGE CONTROLLER-3

| Name       | Туре       | Description                                                                                                                                                                                                                                                                        |                    | Name        | Туре       | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|------------|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|-------------|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| FRAME#     | I/O<br>PCI | Frame: FRAME# is an output when the 82443BX acts as an initiator on the PCI FRAME# is asserted by the 82443BX to indicate the beginning and duration of access. The 82443BX asserts FRAME# to indicate a bus transaction is beginning.                                             |                    |             | I/O<br>PCI | Target Ready: TRDY# is an input when the 82443BX acts as a PCI initiator and are output when the 82443BX acts as a PCI target. The assertion of TRDY# indicates target agent's ability to complete the current data phase of the transaction.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|            |            | While FRAME# is asserted, data transfers continue. When FRAME# is transaction is in the final data phase. FRAME# is an input when the 824 a PCI target. As a PCI target, the 82443BX latches the C/BE[3:0]# and signals on the first clock edge on which it samples FRAME# active. | 43BX acts          | asSERR#     | I/O<br>PCI | System Error: The 82443BX asserts this signal to indicate an error condition. The SERR# assertion by the 82443BX is enabled globally via SERRE bit of the PCICN register. SERR# is asserted under the following conditions:  In an ECC configuration, the 82443BX asserts SERR#, for single bit (correctable)                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| IRDY#      | I/O        | <b>Initiator Ready:</b> IRDY# is an output when 82443BX acts as a PCI initiate input when the 82443BX acts as a PCI target. The assertion of IRDY# is current PCI Bus initiator's ability to complete the current data phase of transaction.                                       | ndicates th        |             |            | ECC errors or multiple bit (non-correctable) ECC errors if SERR# signaling is end via the ERRCMD control register. Any ECC errors received during initialization shape ignored.  The 82443BX asserts SERR# for one clock when it detects a target abort during 82443BX initiated PCI cycle.                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| C/BE[3:0]# | I/O<br>PCI |                                                                                                                                                                                                                                                                                    | , C/BE[3:0<br>byte | ]#          |            | <ul> <li>The 82443BX can also assert SERR# when a PCI parity error occurs during the address or data phase.</li> <li>The 82443BX can assert SERR# when it detects a PCI address or data parity error on AGP.</li> <li>The 82443BX can assert SERR# upon detection of access to an invalid entry the Graphics Aperture Translation Table.</li> <li>The 82443BX can assert SERR# upon detecting an invalid AGP master acceledated of AGP aperture and outside of main DRAM range (i.e. in the 640k - 1 range or above TOM).</li> <li>The 82443BX can assert SERR# upon detecting an invalid AGP master acceledated outside of AGP aperture.</li> <li>The 82443BX asserts SERR# for one clock when it detects a target abort during 82443BX initiated AGP cycle.</li> </ul> |
|            |            |                                                                                                                                                                                                                                                                                    |                    | STOP#       | I/O<br>PCI | Stop: STOP# is an input when the 82443BX acts as a PCI initiator and an output when the 82443BX acts as a PCI target. STOP# is used for disconnect, retry, and abort sequences on the PCI Bus.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|            |            |                                                                                                                                                                                                                                                                                    |                    | 3.2.4 Prima | ary PCI S  | hterface signals conform to the PCI Rev 2.1 specification.  Side-band Interface  mary PCI Side-band Interface Signals(Sheet 1 of 2)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| PAR        | I/O        | Parity: PAR is driven by the 82443BX when it acts as a PCI initiator dur                                                                                                                                                                                                           |                    |             | Туре       | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |

|        | ļ          | 1111 Memory Write and Invalidate                                                                                                                               |      | Table 3      | 3.2-5. Pri | imary PCI Side-band Interface Signals(Sheet 1 of 2)                                                                                                                                                                                            |
|--------|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|------|--------------|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PAR    | I/O<br>PCI | Parity: PAR is driven by the 82443BX when it acts as a PCI initiator during add and data phases for a write cycle, and during the address phase for a read cyc |      |              | Туре       | Description                                                                                                                                                                                                                                    |
|        |            | is driven by the 82443BX when it acts as a PCI target during each data phase PCI memory read cycle. Even parity is generated across AD[31:0] and C/BE[3        | of a | PHOLD#       | I<br>PCI   | PCI Hold: This signal comes from the PIIX4E. It is the PIIX4E request for PCI be ownership. The 82443BX will flush and disable the CPU-to-PCI write buffers be greating the PIIX4E the PCI bus via PHI PA#. This provests has deadlest between |
| PLOCK# | I/O<br>PCI | Lock: PLOCK# indicates an exclusive bus operation and may require multiple transactions to complete. When PLOCK# is asserted, non-exclusive transaction        |      |              |            | granting the PIIX4E the PCI bus via PHLDA#. This prevents bus deadlock betwee PCI and ISA.                                                                                                                                                     |
|        | FCI        | proceed. The 82443BX supports lock for CPU initiated cycles only. PCI initiated locked cycles are not supported.                                               |      | ey<br>PHLDA# | O<br>PCI   | PCI Hold Acknowledge: This signal is driven by the 82443BX to grant PCI bus ownership to the PIIX4E after CPU-PCI post buffers have been flushed and disable                                                                                   |

## 3.2 INTEL 82443BX HOST BRIDGE CONTROLLER-4

#### Table 3.2-5. Primary PCI Sideband Interface Signals(Sheet 2 of 2)

#### Table 3.2-6. AGP Interface Signals (Sheet 2 of 3)

Type

| Name       | Туре      | Description                                                                                                                                                                                                                        | Name                    |
|------------|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|
| WSC#       | O<br>CMOS | Write Snoop Complete. This signal is asserted active to indicate that all that the snoop activity on the CPU bus on the behalf of the last PCI-DRAM write transactio complete and that is safe to send the APIC interrupt message. | n <sup>is</sup> ST[2:0] |
| PREQ[4:0]# | I<br>PCI  | PCI Bus Request: PREQ[4:0]# are the PCI bus request signals used as inputs by internal PCI arbiter.                                                                                                                                | the                     |
| PGNT[4:0]# | O<br>PCI  | <b>PCI Grant: P</b> GNT[4:0]# are the PCI bus grant output signals generated by the inter PCI arbiter.                                                                                                                             | nal                     |

#### 3.2.5 AGP Interface Signals

There are 17 new signals added to the normal PCI group of signals that together constitute the AGP interface. The sections below describe their operation and use, and are organized in five groups:

- \* AGP Addressing Signals
- \* AGP Flow Control Signals
- \* AGP Status Signals
- \* AGP Clocking Signals Strobes
- \* PCI Signals

#### Table 3.2-6. AGP Interface Signals (Sheet 1 of 3)

| Name     | Туре     | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |              |      |
|----------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|------|
|          |          | AGP Sideband Addressing Signals 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |              | ADS  |
| PIPE#    | I<br>AGP | Pipelined Read: This signal is asserted by the current master to indicate a full vaddress is to be queued by the target. The master queues one request each risclock edge while PIPE# is asserted. When PIPE# is deasserted no new request queued across the AD bus. PIPE# is a sustained tri-state signal from masters (graphics controller) and is an input to the 82443BX. Note that initial AGP designations are represented in the state of the signal from the signal from the state of the state of the signal from the state of the state | ing<br>ts ar | ebe. |
|          |          | may not use PIPE#.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 113          |      |
| SBA[7:0] | I<br>AGP | Sideband Address: This bus provides an additional bus to pass address and command to the 82443BX from the AGP master. Note that, when sideband                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |              | GFR  |
|          |          | addressing is disabled, these signals are isolated (no external/internal pull-ups required).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | are          | GIRE |
|          | , ,      | AGP Flow Control Signals                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |              |      |
| RBF#     | I<br>AGP | Read Buffer Full. This signal indicates if the master is ready to accept previous requested low priority read data. When RBF# is asserted the 82443BX is not all to return low priority read data to the AGP master on the first block. RBF# is on sampled at the beginning of a cycle. If the AGP master is always ready to accept return read data then it is not requimplement this signal.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | owe<br>ly    |      |

| е       | O<br>AGP                        | Status Bus: This bus provides information from the arbiter to a AGP Master on it may do. ST[2:0] only have meaning to the master when its GGNT# is asserted.  When GGNT# is deasserted these signals have no meaning and must be ignored.  Old Indicates that previously requested low priority read data is being returned the master.  Old Indicates that previously requested high priority read data is being returned the master.  Old Indicates that the master is to provide low priority write data for a previous queued write command.  Old Indicates that the master is to provide high priority write data for a previous queued write command.  100,101,110 Reserved  Indicates that the master has been given permission to start a bus transact. The master may queue AGP requests by asserting PIPE# or start a PCI transaction by asserting FRAME#. ST[2:0] are always an output from the 82443BX and an input to the master. |
|---------|---------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|         |                                 | AGP Clocking Signals - Strobes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| ADSTB_A | I/O<br>AGP                      | AD Bus Strobe A: This signal provides timing for double clocked data on the AD bu The agent that is providing data drives this signal. This signal requires an 8.2K ohn external pull-up resistor.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| ADSTB_B | I/O<br>AGP                      | AD Bus Strobe B: This signal is an additional copy of the AD_STBA signal. This signal requires an 8.2K ohm external pull-up resistor.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| SBSTB   | I<br>AGP                        | <b>Side-band Strobe:</b> This signal provides timing for a side-band bus. This signal requires an 8.2K ohm external pull-up resistor.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|         |                                 | AGP FRAME# Protocol Signals (similar to PCI)2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| GFRAME# | I/O<br>AGP                      | <b>Graphics Frame:</b> Same as PCI. Not used by AGP. GFRAME# remains deasserted by its own pull up resistor.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| GIRDY#  | I/O<br>AGP                      | Graphics Initiator Ready: New meaning. GIRDY# indicates the AGP compliant master is ready to provide all write data for the current transaction. Once IRDY# is asserted for a write operation, the master is not allowed to insert wait states. The assertion of IRDY# for reads indicates that the master is ready to transfer to a subsequent block (32 bytes) of read data. The master is never allowed to insert w states during the initial data transfer (32 bytes) of a read transaction. However, it is insert wait states after each 32 byte block is transferred.                                                                                                                                                                                                                                                                                                                                                                    |
|         | ADSTB_B  SBSTB  GFRAME#  GIRDY# | ADSTB_A I/O AGP  ADSTB_B I/O AGP  SBSTB I AGP  GFRAME# I/O AGP  GIRDY# I/O AGP                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |

**AGP Status Signals** 

Description

## 3.2 INTEL 82443BX HOST BRIDGE CONTROLLER-5

#### 3.2.6 Clocks, Reset, and Miscellaneous

#### Table 3.2-6. AGP Interface Signals (Sheet 3 of 3)

Table 3.2-7. Clocks, Reset, and

| Name                                          | Туре       | Description                                                                                                                                                                                                                                                                                                                |                    | Miscellaned<br>Name   | ous<br>Type | e Description                                                                                                                                                                                                                                                                                                |  |
|-----------------------------------------------|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|-----------------------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| AGP FRAME# Protocol Signals (similar to PCI)2 |            |                                                                                                                                                                                                                                                                                                                            |                    | HCLKIN I              | 1           | Host Clock In: This pin receives a buffered host clock. This clock is used by all pf                                                                                                                                                                                                                         |  |
| GTRDY#                                        | I/O<br>AGP | Graphics Target Ready: New meaning. GTRDY# indicates the AGP complian target is ready to provide read data for the entire transaction (when the trans                                                                                                                                                                      | fer siz            |                       | CMO\$       | 82443BX logic that is in the Host clock domain. When SUSTAT# is active, there is an internal 100K ohm pull down on this signal.                                                                                                                                                                              |  |
|                                               |            | less than or equal to 32 bytes) or is ready to transfer the initial or subsequen (32 bytes) of data when the transfer size is greater than 32 bytes. The target allowed to insert wait states after each block (32 bytes) is transferred on both and write transactions.                                                   | is                 | PCLKIN                | I<br>CMO\$  | PCI Clock In: This is a buffered PCI clock reference that is synchronously derived an external clock synthesizer component from the host clock. This clock is used be of the 82443BX logic that is in the PCI clock domain.  When SUSTAT# is active, there is an internal 100K ohm pull down on this signal. |  |
| GSTOP#                                        | I/O<br>AGP | <b>Graphics Stop:</b> Same as PCI. Not used by AGP.                                                                                                                                                                                                                                                                        |                    | DCLKO                 | O<br>CMOS   | SDRAM Clock Out: 66 or 100 MHz SDRAM clock reference. It feeds an external SDRAM Clock Out: 66 or 100 MHz SDRAM clock reference. It feeds an external                                                                                                                                                        |  |
| GDEVSEL#                                      | I/O<br>AGP | <b>Graphics Device Select:</b> Same as PCI. Not used by AGP.                                                                                                                                                                                                                                                               |                    |                       |             | buffer clock device that produces multiple copies for the DIMMs.                                                                                                                                                                                                                                             |  |
| GREQ#                                         | I<br>AGP   | <b>Graphics Request:</b> Same as PCI. (Used to request access to the bus to initi PCI or AGP request.)                                                                                                                                                                                                                     | ate a              | DCLKWR                | CMO\$       | SDRAM Write Clock: Feedback reference from the external SDRAM clock buffer. This clock is used by the 82443BX when writing data to the SDRAM array. Note: See the Design Guide for routing constraints.                                                                                                      |  |
| GGNT#                                         | 0          | Graphics Grant: Same meaning as PCI but additional information is provided ST[2:0]. The additional information indicates that the selected master is the rof previously requested read data (high or normal priority), it is to provide write (high or normal priority), for a previously queued write command or has been | edipier<br>te data | n <mark>t</mark><br>a | CMOS        | PCI Reset: When asserted, this signal will reset the 82443BX logic. All PCI output and bi-directional signals will also tri-state compliant to PCI Rev 2.0 and 2.1 specifications.  When SUSTAT# is active, there is an internal 100K ohm pull down on this signal.                                          |  |
|                                               |            | permission to start a bus transaction (AGP or PCI).                                                                                                                                                                                                                                                                        | 4                  | GCLKIN                | I<br>CMO\$  | AGP Clock In: The GCLKIN input is a feedback reference from the GCLKOUT sig                                                                                                                                                                                                                                  |  |
| GAD[31:0]                                     | I/O<br>AGP | Graphics Address/Data: Same as PCI.                                                                                                                                                                                                                                                                                        |                    | 20110                 |             |                                                                                                                                                                                                                                                                                                              |  |
| GC/BE[3:0]#                                   | I/O        | Graphics Command/Byte Enables: Slightly different meaning. Provides com information (different commands than PCI) when requests are being queued                                                                                                                                                                           |                    | GCLKO<br>AGP          | O<br>CMOS   | AGP Clock Out: The frequency is 66 MHz. The GCLKOUT output is used to feed both the reference input pin on the 82443BX and the AGP compliant device.                                                                                                                                                         |  |
|                                               |            | using PIPE#. Provide valid byte information during AGP write transactions are not used during the return of read data.                                                                                                                                                                                                     |                    | CRESET#               | O<br>CMO\$  | Delayed CPU Reset: CRESET# is a delayed copy of CPURST#. This signal is to control the multiplexer for the CPU strap signals. CRESET# is delayed from CPURST# by two host clocks.                                                                                                                            |  |
| GPAR                                          | I/O<br>AGP | Graphics Parity: Same as PCI. Not used on AGP transactions, but used dur transactions as defined by the PCI specification.                                                                                                                                                                                                 | ng PC              |                       |             | Note: This pin requires an external pull-up resistor. If not used, no pull up is led                                                                                                                                                                                                                         |  |
|                                               | P Sideband | Addressing Signals. The above table contains two mechanisms to queue req                                                                                                                                                                                                                                                   |                    | TESTIN#<br>by         | I<br>CMOS   | <b>Test Input:</b> This pin is used for manufacturing, and board level test purposes. Note: This pin has an internal 50K ohm pull-up.                                                                                                                                                                        |  |

addresses the master is not allowed to queue addresses using the SBA bus. For example, during configuration time, if the master indicates that it can use either mechanism, the configuration software will indicate which mechanism the master will use. Once this choice has been made, the master will continue to Table 3.2-8. Power Management Interface (Sheet 1 of 2) use the mechanism selected until the master is reset (and reprogrammed) to use the other mode. This

transactions on the AGP Interface.

| use the mechanism selected until the master is reset (and reprogrammed) to use the other mode. The change of modes is not a dynamic mechanism but rather a static decision when the device is first being                                                                                                                                                                                                                                                                                                                                                                                                                 |         | Туре          | Description                                                                                                                                                                                                                                                                                                                                                                                |                      |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|
| change of modes is not a dynamic mechanism but rather a static decision when the device is first beil configured after reset.  2. PCI signals are redefined when used in AGP transactions carried using AGP protocol extension. For transactions on the AGP interface carried using PCI protocol these signals completely preserve PCI semantics. The exact role of all PCI signals during AGP transactions is in Table 2-6.  3. The LOCK# signal is not supported on the AGP interface (even for PCI operations).  4. PCI signals described in Table 2-4 behave according to PCI 2.1 specifications when used to perform | CLKRUN# | I/OD<br>CMO\$ | Primary PCI Clock Run: The 82443BX requests the central resource (PIIX4E) or maintain the PCI clock by the assertion of CLKRUN#. The 82443BX tristate CLKRUN# upon deassertion of PCIRST# (since CLK is running upon deasser reset). If connected to PIIX4E an external 2.7K Ohm pull-up is required for Dc Mobile requires (8.2k?0K) pull-up. Otherwise, a 100 Ohm pull down is required. | es<br>rtion<br>eskto |
| 4. For signals described in Table 2-4 behave according to For 2.1 specifications when used to perform                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | FOI     |               |                                                                                                                                                                                                                                                                                                                                                                                            |                      |

## 3.2 INTEL 82443BX HOST BRIDGE CONTROLLER-6

#### Table 3.2-8. Power Management Interface (Sheet 2 of 2)

| Name    | Туре | Description                                                                                                                                                                                                       |  |
|---------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| SUSTAT# | CMOS | Suspend Status (from PIIX): SUSTAT# signals the system suspend state trans from the PIIX4E. It is used to isolate the suspend voltage well and enter/exit DR self-refresh mode. During POS/STR SUSTAT# is active. |  |
| BXPWROK | CMOS | <b>BX Power OK:</b> BXPWROK input must be connected to the PWROK signal that indicates valid power is applied to the 82443BX.                                                                                     |  |

#### Table 3.2-9. Reference Pins

| Name                                            | Description                                        |
|-------------------------------------------------|----------------------------------------------------|
| GTLREF[B:A]                                     | GTL Buffer voltage reference input                 |
| VTT[B:A] GTL Threshold voltage for early clamps |                                                    |
| VCC Power pin @ 3.3V                            |                                                    |
| VSS Ground                                      |                                                    |
| REF5V                                           | PCI 5V reference voltage (for 5V tolerant buffers) |
| AGPREF External Input Reference                 |                                                    |

#### 3.2.7 Power-Up/Reset Strap Options

Table 2-10 is the list of all power-up options that are loaded into the 82443BX during cold reset. The 82443BX is required to float all the signals connected to straps during cold reset and keep them floated for a minimum of 4 host clocks after the end of cold reset sequence. Cold reset sequence is performed when the 82443BX power is applied.

Table 3.2-10. Strapping Options (Sheet 1 of 2)

|        | , , , , , , , , , , , , , , , , , , , , |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                            |  |  |  |
|--------|-----------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|--|--|--|
| Signal | Register<br>Name[bit                    | •                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                            |  |  |  |
| MAB13# |                                         | Reserved.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                            |  |  |  |
| MAB12# | NBXCFG[13]                              | Host Frequency Select: If MAB#12 is strapped to 0, the host bus frequency is 66 MHz. If MAB#12 is strapped to 1, the host bus frequency is 100 MHz. An internal pull-down is used to provide the default setting of 66 MHz.                                                                                                                                                                                                                                                                                                                                                            |                            |  |  |  |
| MAB11# | NBXCFG[2]                               | In-Order Queue Depth Enable. If MAB11# is strapped to 0 during the rising ed of PCIRST#, then the 82442BX will drive A7# low during the CPURST# deassertion. This forces the CPU bus to be configured for non-pipelined ope If MAB11 is strapped to 1 (default), then the 82443BX does not drive the A7 during reset, and A7# is sampled in default non-driven state (i.e. pulled-up a GTL+ termination is concerned) then the maximum allowable queue depth b CPU bus protocol is selected (i.e., 8).  Note that internal pull-up is used to provide pipelined bus mode as a default. | ration<br># low<br>s far a |  |  |  |

#### Table 3.2-10. Strapping Options (Sheet 2 of 2)

| Signal    | Register<br>Name[bit] | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|-----------|-----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| MAB10     | PMCR[3]               | Quick Start Select. The value on this pin at reset determines which stop clock mode is used.  MAB10 = 0 (default) for normal stop clock mode. If MAB10 = 1 during the rising edge of PCIRST#, then the 82443BX will drive A15# low during CPURST# deassertion. This will configure the CPU for Quick Start mode of operation. Note that internal pull-down is used to provide normal stop clock mode as a def                                                                                                                                                                                                                                                                                                                                                                                           |
| MAB9#     | PMCR[1]               | AGP Disable: When strapped to a 1, the AGP interface is disabled, all AGP signs are tri-stated and isolated. When strapped to a 0 (default), the AGP interface is enabled.  When MMCONFIG is strapped active, we require that AGP_DISABLE is also strapped active. When MMCONFIG is strapped inactive, AGP_DISABLE can be strapped active or inactive but IDSEL_REDIRECT (bit 16 in NBXCFG register) must never be activated.  This signal has an internal pull-down resistor.                                                                                                                                                                                                                                                                                                                          |
| MAB8#     |                       | Reserved.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| MAB7#     | DRAMC[5]              | Memory Module Configuration, MMCONFIG: When strapped to a 1, the 82443BX configures its DRAM interface in a 430-TX compatible manner. These unused inputs are isolated while unused outputs are tri-stated: RASB[5:0]#/ CSB[5:0]#, CKE[3:2]/CSA[7:6]#, CKE[5:4]/CSB[7:6]#, CASB[5,1]#/DQMB[5,1], GCKE/CKE1, MAA[13:0], DCLKO.  When strapped to a 0 (default), the 82443BX DRAM signal are used normally. IDSEL_REDIRECT (bit 16 in NBXCFG register) is programmed by BIOS, before begins with device enumeration process. The combination of SDRAMPWR (SDRAMC register) and MMCONFIG (DRAMC register) determine the function of the CKE signals. Refer to the DRAMC register for more details. Note that internal pull-down is used to set the DRAM interface to a normal configuration, as a default. |
| MAB6#     | none                  | Host Bus Buffer Mode Select: When strapped 0, the desktop GTL+ 66 MHz or 100 MHz host bus buffers are used (default).  When strapped ?? the mobile Low Power GTL+ 66 MHz host bus buffers are selected.  Note that internal pull-down is used to set the host bus buffers to a desktop configuration as a default. External pull-up therefore is needed for mobile system only.                                                                                                                                                                                                                                                                                                                                                                                                                         |
| A[15]#    | none                  | Quick Start Select. The value on A15# sampled at the rising edge of CPURST; will reflect if the quick start/stop clock mode is enabled in the processors.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| A7#<br>as | none                  | In-order Queue Depth Status. The value on A[7]# sampled at the rising edge                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |

## 3.3 INTEL 82371AB PCI TO ISA/IDE XCELERATOR (PIIX4E)-1

#### **PIIX4 Signals**

Name

#### 3.3.1 PCI BUS INTERFACE (Sheet 1 of 3)

Type

#### AD[31:0] I/O PCI ADDRESS/DATA. AD[31:0] is a multiplexed address and data bus. During the first clock of a transaction, AD[31:0] contain a physical byte address (32 bits). During subsequent clocks, AD[31:0] contain data. A PIIX4 Bus transaction consists of an address phase followed by one or more data phases. Little-endian byte ordering is used. AD[7:0] define the least significant byte (LSB) and AD[31:24] the most significant byte (M\$B) When PIIX4 is a Target, AD[31:0] are inputs during the address phase of transaction. During the following data phase(s), PIIX4 may be asked to supply data on AD[31:0] for a PCI read, or accept data for a PCI write. As an Initiator, PIIX4 drives a valid address on AD[31:2] and 0 on AD[1:0] during the address phase, and drives write or latches read data on AD 31 during the data phase. **During Reset:** High-Z **After Reset:** High-Z **During POS:** High-Z C/BE#[3:0] I/O BUS COMMAND AND BYTE ENABLES. The command and byte enable signals are multiplexed on the same PCI pins. During the address phase transaction, C/BE[3:0]# define the bus command. During the data phase C/BE[3:0]# are used as Byte Enables. The Byte Enables determine which byte lanes carry meaningful data. C/BE0# applies to byte 0, C/BE1# to byte 1, etc. PIIX4 drives C/BE[3:0]# as an Initiator and monitors C/BE[3:0]# as a Target. During Reset: High-Z After Reset: High-Z During POS: High-Z CLKRUN# I/O **CLOCK RUN#.** This signal is used to communicate to PCI peripherals that the PCI clock will be stopped. Peripherals can assert CLKRUN# to request that the PCI clock be restarted or to keep it from stopping. This function follows the protocol described in the PCI Mobile Design Guide, Revision 1.0. During Reset: Low After Reset: Low During POS: High **DEVSEL#** I/O **DEVICE SELECT.** PIIX4 asserts DEVSEL# to claim a PCI transaction through positive decoding or subtractive decoding (if enabled). As an output, PIIX4 asserts DEVSEL# when it samples IDSEL active in configuration cycles to PIIX4 configuration registers.

#### 3.3.1 PCI BUS INTERFACE (Sheet 2 of 3)

| Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Name   | Туре | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PCI ADDRESS/DATA. AD[31:0] is a multiplexed address and data bus. During the first clock of a transaction, AD[31:0] contain a physical byte address (32 bits). During subsequent clocks, AD[31:0] contain data.  A PIIX4 Bus transaction consists of an address phase followed by one or more data phases. Little-endian byte ordering is used. AD[7:0] define the least significant byte (LSB) and AD[31:24] the most significant byte (M\$B). When PIIX4 is a Target, AD[31:0] are inputs during the address phase of a transaction. During the following data phase(s), PIIX4 may be asked to                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | FRAME# | I/O  | CYCLE FRAME. FRAME# is driven by the current Initiator to indicate the beginning and duration of an access. While FRAME# is asserted data transfers continue. When FRAME# is negated the transaction is in the final data phase. FRAME# is an input to PIIX4 when it is the Target. FRAME# is an output when PIIX4 is the initiator. FRAME# remains tri-stated until driven by PIIX4 as an Initiator.  During Reset: High-Z After Reset: High-Z During POS: High-Z                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| supply data on AD[31:0] for a PCI read, or accept data for a PCI write. As an Initiator, PIIX4 drives a valid address on AD[31:2] and 0 on AD[1:0] during the address phase, and drives write or latches read data on AD[31:0] during the data phase.  During Reset: High-Z After Reset: High-Z During POS: High-Z                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | IDSEL  | I    | INITIALIZATION DEVICE SELECT. IDSEL is used as a chip select during PCI configuration read and write cycles. PIIX4 samples IDSEL during the address phase of a transaction. If IDSEL is sampled active, and the bus command is a configuration read or write, PIIX4 responds by as serting DEVSEL# on the next cycle.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| BUS COMMAND AND BYTE ENABLES. The command and byte enable signals are multiplexed on the same PCI pins. During the address phase of transaction, C/BE[3:0]# define the bus command. During the data phase C/BE[3:0]# are used as Byte Enables. The Byte Enables determine which byte lanes carry meaningful data. C/BE0# applies to byte 0, C/BE1# to byte 1, etc. PIIX4 drives C/BE[3:0]# as an Initiator and monitors C/BE[3:0]# as a Target.  During Reset: High-Z After Reset: High-Z During POS: High-Z                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |        | I/O  | INITIATOR READY. IRDY# indicates PIIX4 ability, as an Initiator, to complete the current data phase of the transaction. It is used in conjunction with TRDY#. A data phase is completed on any clock both IRDY# and TRDY# are sampled asserted. During a write, IRDY# indicates PIIX4 has valid data present on AD[31:0]. During a read, it indicates PIIX4 is prepared to latch data. IRDY# is an input to PIIX4 when PIIX4 is the Target and an output when PIIX4 is an Initiator. IRDY# remains tri-stated until driven by PIIX4 as a master.  During Reset: High-Z After Reset: High-Z During POS: High-Z                                                                                                                                                                                                                                                                                           |
| clock Run#. This signal is used to communicate to PCI peripherals that the PCI clock will be stopped. Peripherals can assert CLKRUN# to request that the PCI clock be restarted or to keep it from stopping. This function follows the protocol described inthe PCI Mobile Design Guide, Revision 1.0.  During Reset: Low After Reset: Low During POS: High  DEVICE SELECT. PIIX4 asserts DEVSEL# to claim a PCI transaction through positive decoding or subtractive decoding (if enabled). As an output, PIIX4 asserts DEVSEL# when it samples IDSEL active in configuration cycles to PIIX4 configuration registers.  PIIX4 also asserts DEVSEL# when an internal PIIX4 address is decoded o when PIIX4 subtractively or positively decodes a cycle for the ISA/EIO bus or IDE device. As an input, DEVSEL# indicates the response to a PIIX4 initiated transaction and is also sampled when deciding whether to subtractively decode the cycle.  DEVSEL# is tri-stated from the leading edge of PCIRST#. DEVSEL# remains tri-stated until driven by PIIX4 as a target.  During Reset: High-Z After Reset: High-Z During POS: High-Z |        | 0    | CALCULATED PARITY SIGNAL. PAR is "even" parity and is calculated on 36 bits; AD[31:0] plus C/BE[3:0]#. "Even" parity means that the number of "1" within the 36 bits plus PAR are counted and the sum is always even. PAR is always calculated on 36 bits regardless of the valid byte enables. PAR is generated for address and data phases and is only guaranteed to be valid one PCI clock after the corresponding address or do phase. PAR is driven and tri-stated identically to the AD[31:0] lines except that PAR is delayed by exactly one PCI clock. PAR is an output during the address phase (delayed one clock) for all PIIX4 initiated transactions. It is also an output during the data phase (delayed one clock) when PIIX4 is the Initiator of a PCI write transaction, and when it is the Target of a read transaction.  During Reset: High-Z After Reset: High-Z During POS: High-Z |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 1      |      | 16                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |

## 3.3 INTEL 82371AB PCI TO ISA/IDE XCELERATOR (PIIX4E)-2

#### 3.3.1 PCI BUS INTERFACE (Sheet 3 of 3)

#### 3.3.2. ISA BUS INTERFACE (Sheet 1 of 4)

| 3.3.1 I | 3.3.1 PCI BUS INTERFACE (Sheet 3 of 3) |                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                            |                                               | 3.3.2. ISA BUS INTERFACE (Sheet 1 of 4) |                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |
|---------|----------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|-----------------------------------------------|-----------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Name    | Туре                                   | Description                                                                                                                                                                                                                                                                                                                                                                                                                                              |                            | Name                                          | Туре                                    | Description                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |
| PCIRST# | 0                                      | PCI RESET. PIIX4 asserts PCIRST# to reset devices that reside on the bus. PIIX4 asserts PCIRST# during power-up and when a hard reset sequence is initiated through the RC register. PCIRST# is driven inactive minimum of 1 ms after PWROK is driven active. PCIRST# is driven for a minimum of 1 ms when initiated through the RC register. PCIRST# is driven asynchronously relative to PCICLK.  During Reset: Low After Reset: High During POS: High | ⁄е а                       |                                               | 0                                       | ADDRESS ENABLE. AEN is asserted during DMA cycles to prevent I/O slaves from misinterpreting DMA cycles as valid I/O cycles. When negated AEN indicates that an I/O slave may respond to address and I/O command When asserted, AEN informs I/O resources on the ISA bus that a DMA transfer is occurring. This signal is also driven high during PIIX4 initiated refresh cycles.  During Reset: High-Z After Reset: Low During POS: Low |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |
| PHOLD#  | 0                                      | PCI HOLD. An active low assertion indicates that PIIX4 desires use of PCI Bus. Once the PCI arbiter has asserted PHLDA# to PIIX4, it may no negate it until PHOLD# is negated by PIIX4. PIIX4 implements the passirelease mechanism by toggling PHOLD# inactive for one PCICLK.  During Reset: High-Z After Reset: High During POS: High                                                                                                                 | not<br>ssive               | BALE                                          | 0                                       | BUS ADDRESS LATCH ENABLE. BALE is asserted by PIIX4 to indicate that the address (SA[19:0], LA[23:17]) and SBHE# signal lines are valid. The LA[23:17] address lines are latched on the trailing edge of BALE. BALE remains asserted throughout DMA and ISA master cycles. During Reset: High-Z After Reset: Low During POS: Low                                                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |
| PHLDA#  | I                                      | PCI HOLD ACKNOWLEDGE. An active low assertion indicates that PIIX4 has been granted use of the PCI Bus. Once PHLDA# is asserted, cannot be negated unless PHOLD# is negated first.                                                                                                                                                                                                                                                                       |                            | IOCHK#/                                       | I<br>GPI0                               | I/O CHANNEL CHECK. IOCHK# can be driven by any resource on the ISA bus. When asserted, it indicates that a parity of error has occurred for a device or memory on the ISA bus. A NMI will be generated to the CPU if the NMI generation is enabled. If the EIO bus is used, this signal becomes a general purposeinput.                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |
| SERR#   | I/O                                    | SYSTEM ERROR. SERR# can be pulsed active by any PCI device the detects a system error condition. Upon sampling SERR# active, PIIX4 can be programmed to generate a non-maskable interrupt (NMI) to the CPU. During Reset: High-Z After Reset: High-Z During POS: High-Z                                                                                                                                                                                  | can<br>U.<br>iator<br>stop | 4 can pure pure pure pure pure pure pure pure | IOCHRDY                                 | I/O                                                                                                                                                                                                                                                                                                                                                                                                                                      | I/O CHANNEL READY. Resources on the ISA Bus negate IOCHRDY to indicate that wait states are required to complete the cycle. This signal normally high. IOCHRDY is an input when PIIX4 owns the ISA Bus and                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |
| STOP#   | I/O                                    | STOP. STOP# indicates that PIIX4, as a Target, is requesting an initiat to stop the current transaction. As an Initiator, STOP# causes PIIX4 to stop the current transaction.  STOP# is an output when PIIX4 is a Target and an input when PIIX4 is an Initiator.  STOP# is tri-stated from the leading edge of PCIRST#. STOP# remains tri-stated until driven by PIIX4 as a slave.  During Reset: High-Z After Reset: High-Z During POS: High-Z         |                            |                                               |                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                          | the CPU or a PCI agent is accessing an ISA slave, or during DMA transfe IOCHRDY is output when an external ISA Bus Master owns the ISA Bus and is accessing DRAM or a PIIX4 register. As a PIIX4 output, IOCHRDY is driven inactive (low) from the falling edge of the ISA commands. After data is available for an ISA master read or PIIX4 latches the data for a wr cycle, IOCHRDY is asserted for 70 ns. After 70 ns, PIIX4 floats IOCHRDY The 70 ns includes both the drive time and the time it takes PIIX4 to float IOCHRDY. PIIX4 does not drive this signal when an ISA Bus master is accessing an ISA Bus slave.  During Reset: High-Z After Reset: High-Z During POS: High-Z |  |  |
| TRDY#   | I/O                                    | TARGET READY. TRDY# indicates PIIX4 ability to complete the current data phase of the transaction. TRDY# is used in conjunction with IRDY#. A data phase is completed when both TRDY# and IRDY# are sampled asserted. During a read, TRDY# indicates that PIIX4, as a Target and IRDY# are sampled asserted.                                                                                                                                             |                            | IOCS16#                                       | I                                       | <b>16-BIT I/O CHIP SELECT.</b> This signal is driven by I/O devices on the ISA Bus to indicate support for 16-bit I/O bus cycles.                                                                                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |
|         |                                        | has place valid data on AD[31:0]. During a write, it indicates PIIX4, as a Target is prepared to latch data. TRDY# is an input to PIIX4 when PIIX4 is the Initiator and an output when PIIX4 is a Target. TRDY# is tri-stated from the leading edge of PCIRST#. TRDY# remains tri-stated until driven by PIIX4 as a slave.  During Reset: High-Z After Reset: High-Z During POS: High-Z                                                                  | <b>9</b> 01,               | IOR#                                          | I/O                                     | I/O READ. IOR# is the command to an ISA I/O slave device that the slave may drive data on to the ISA data bus (SD[15:0]). The I/O slave device must hold the data valid until after IOR# is negated. IOR# is an output when PIIX4 owns the ISA Bus. IOR# isan input when an external ISA master owns the ISA Bus.  During Reset: High-Z After Reset: High During POS: High                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |

## 3.3 INTEL 82371AB PCI TO ISA/IDE XCELERATOR (PIIX4E)-3

#### 3.3.2. ISA BUS INTERFACE (Sheet 2of 4)

#### Name Type Description IOW# I/O I/O WRITE. IOW# is the command to an ISA I/O slave device that the slave may latch data from the ISA data bus (SD[15:0]). IOW# is an output when PIIX4 owns the ISA Bus. IOW# is an input when an external ISA master owns the ISA Bus. During Reset: High-Z After Reset: High During POS: High LA[23:17]/ I/O ISA LA[23:17]. LA[23:17] address lines allow accesses to physical memory on the ISA Bus up to 16 Mbytes. LA[23:17] are outputs when PIIX4 owns the ISA Bus. The LA[23:17] lines become inputs whenever an ISA master owns the ISA Bus. If the EIO bus is used, these signals become a general purpose output. During Reset: High-Z After Reset: Undefined During POS: Last LA/G MEMCS16# I/O **MEMORY CHIP SELECT 16.** MEMCS16# is a decode of LA[23:17] without any qualification of the command signal lines. ISA slaves that are 16-bit memory devices drive this signal low. PIIX4 ignores MEMCS16# during I/O access cycles and refresh cycles. MEMCS16# is an input when PIIX4 owns the ISA Bus. PIIX4 drives this signal low during ISA master to PCI memory cycles. During Reset: High-Z After Reset: High-Z During POS: High-Z MEMR# I/O MEMORY READ. MEMR# is the command to a memory slave that it may drive data onto the ISA data bus. MEMR# is an output when PIIX4 is a master on the ISA Bus. MEMR# is an input when an ISA master, other than PIIX4, owns the ISA Bus. This signal is also driven by PIIX4 during refresh cycles. For DMA cycles, PIIX4, as a master, asserts MEMR#. During Reset: High-Z After Reset: High During POS: High MEMW# I/O MEMORY WRITE. MEMW# is the command to a memory slave that it may latch data from the ISA data bus. MEMW# is an output when PIIX4 owns the ISA Bus. MEMW# is an input when an ISA master, other than PIIX4, owns the ISA Bus. For DMA cycles, PIIX4, as a master, asserts MEMW#. During Reset: High-Z After Reset: High During POS: High MEMR# STANDARD MEMORY READ. PIIX4 asserts SMEMR# to request an ISA memory slave to drive data onto the data lines. If the access is below the 1-Mbyte range (00000000-00FFFFFh) during DMA compatible, PIIX4 master, or ISA master cycles, PIIX4 asserts SMEMR#. SMEMR# is a delayed version of MEMR#. During Reset: High-Z After Reset: High During POS: High

#### 3.3.2. ISA BUS INTERFACE (Sheet 3 of 4)

| Name      | Туре | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|-----------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| REFRESH#  | I/O  | REFRESH. As an output, REFRESH# is used by PIIX4 to indicate where a refresh cycle is in progress. It should be used to enable the SA[7:0] acts to the row address inputs of all banks of dynamic memory on the ISA Buston, when MEMR# is asserted, the entire expansion bus dynamic memors refreshed. Memory slaves must not drive any data onto the bus during refresh. As an output, this signal is driven directly onto the ISA Bus. This signal is an output only when PIIX4 DMA refresh controller is a master of the bus responding to an internally generated request for refresh. As an input, REFRESH# is driven by 16-bit ISA Bus masters to initiate refresh cycles.  During Reset: High-Z  After Reset: High  During POS: High |
| RSTDRV    | 0    | RESET DRIVE. PIIX4 asserts RSTDRV to reset devices that reside on the ISA/EIO Bus. PIIX4 asserts this signal during a hard reset and during power-up. RSTDRV is asserted during power-up and negated after PWF is driven active. RSTDRV is also driven active for a minimum of 1 ms if a hard reset has been programmed in the RC register.  During Reset: High After Reset: Low During POS: Low                                                                                                                                                                                                                                                                                                                                            |
| SA[19:0]  | I/O  | SYSTEM ADDRESS[19:0]. These bi-directional address lines define the selection with the granularity of 1 byte within the 1-Megabyte section of memory defined by the LA[23:17] address lines. The address lines SA[19:17] that are coincident with LA[19:17] are defined to have the same values as LA[19:17] for all memory cycles. For I/O accesses, only SA[15:0] are used, and SA[19:16] are undefined. SA[19:0] are outputs when PIIX4 owns the ISA Bus. SA[19:0] are inputs when an external ISA Master owns the ISA Bus.  During Reset: High-Z After Reset: Undefined During POS: Last SA[19:0] are inputs when an external ISA Master owns the ISA Bus.                                                                              |
| SBHE#     | I/O  | SYSTEM BYTE HIGH ENABLE. SBHE# indicates, when asserted, the a byte is being transferred on the upper byte (SD[15:8]) of the data bus. SBHE# is negated during refresh cycles. SBHE# is an output when PIIX ownsthe ISA Bus. SBHE# is an input when an external ISA master ownsthe ISA Bus.  During Reset: High-Z After Reset: Undefined During POS: High                                                                                                                                                                                                                                                                                                                                                                                   |
| SSD[15:0] | I/O  | SYSTEM DATA. SD[15:0] provide the 16-bit data path for devices residing on the ISA Bus. SD[15:8] correspond to the high order byte and SD[7:0] correspond to the low order byte. SD[15:0] are undefined during refresh.  During Reset: High-Z After Reset: Undefined During POS: High-                                                                                                                                                                                                                                                                                                                                                                                                                                                      |

## 3.3 INTEL 82371AB PCI TO ISA/IDE XCELERATOR (PIIX4E)-4

#### 3.3.2. ISA BUS INTERFACE (Sheet 4 of 4)

|         | ,    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |
|---------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Name    | Туре | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |
| SMEMW#  | 0    | STANDARD MEMORY WRITE. PIIX4 asserts SMEMW# to request an ISA memory slave to accept data from the data lines. If the access is below the 1-Mbyte range (00000000-00FFFFFh) during DMA compatible, PIIX4 master, or ISA master cycles, PIIX4 asserts SMEMW#. SMEMW# is a delayed version of MEMW#.  During Reset: High-Z After Reset: High During POS: High                                                                                                                          |  |  |
| ZEROWS# | I    | ZERO WAIT STATES. An ISA slave asserts ZEROWS# after its address and command signals have been decoded to indicate that the current cycle can be shortened. A 16-bit ISA memory cycle can be reduced to two SYSCLKs. An 8-bit memory or I/O cycle can be reduced to three SYSCLKs. ZEROWS# has no effect during 16-bit I/O cycles. If IOCHRDY is negated and ZEROWS# is asserted during the same clock, then. ZEROWS# is ignored and wait states are added as a function of IOCHRDY. |  |  |

#### 3.3.3. X-BUS INTERFACE(Sheet 1 of 3)

| Name             | Туре | Description                                                                                                                                                                                                                                                                                                                                                                           |      |
|------------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| A20GATE          | I    | ADDRESS 20 GATE. This input from the keyboard controller is logical combined with bit 1 (FAST_A20) of the Port 92 Register, which is then output via the A20M# signal.                                                                                                                                                                                                                | ly   |
| BIOSCS#          | 0    | BIOS CHIP SELECT. This chip select is driven active during read or vaccesses to enabled BIOS memory ranges. BIOSCS# is driven combinatorially from the ISA addresses SA[16:0] and LA[23:17], except during DMA cycles. During DMA cycles, BIOSCS# is not generated.  During Reset: High After Reset: High During POS: High                                                            |      |
| KBCCS#/<br>GPO26 | 0    | KEYBOARD CONTROLLER CHIP SELECT. KBCCS# is asserted during I/O read or write accesses to KBC locations 60h and 64h. It is driven combinatorially from the ISA addresses SA[19:0] and LA[23:17]. If the keyboard controller does not require a separate chip select, this si can be programmed to a general purpose output.  During Reset: High After Reset: High During POS: High/GPO | gnal |
| MCCS#            | 0    | MICROCONTROLLER CHIP SELECT. MCCS# is asserted during I/O read or write accesses to IO locations 62h and 66h. It is driven combinatorially from the ISA addresses SA[19:0] and LA[23:17]. During Reset: High After Reset: High During POS: High                                                                                                                                       |      |

| Name             | Туре | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|------------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PCS0#<br>PCS1#   | 0    | PROGRAMMABLE CHIP SELECTS. These active low chip selects asserted for ISA I/O cycles which are generated by PCI masters and whit the programmable I/O ranges defined in the Power Management set. The X-Bus buffer signals (XOE# and XDIR#) are enabled while the chip select is active. (i.e., it is assumed that the peripheral which is selected this pin resides on the X-Bus.)  During Reset: High After Reset: High During POS: High                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| RCIN#            | I    | <b>RESET CPU.</b> This signal from the keyboard controller is used to gene an INIT signal to the CPU.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| RTCALE/          | 0    | REAL TIME CLOCK ADDRESS LATCH ENABLE. RTCALE is used to latch theappropriate memory address into the RTC. A write to 70h with the appropriate RTC memory address that will be written to or read from causes RTCALE to be asserted. RTCALE is asserted on fall IOW# and remains asserted for two SYSCLKs. If the internal Real Time Clock is used, this signal can be programmed a general purpose output.  During Reset: Low After Reset: Low During POS: Low/GPO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| RTCCS#/<br>GPO24 | 0    | REAL TIME CLOCK CHIP SELECT. RTCCS# is asserted during read or write I/O accesses to RTC location 71h. RTCCS# can be tied to a part of external OR gates to generate the real time clock read and write consignals. If the internal Real Time Clock is used, this signal can be programmed as a general purpose output.  During Reset: High After Reset: High During POS: High/GPO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| XDIR#/<br>GPO22  | 0    | X-BUS TRANSCEIVER DIRECTION. XDIR# is tied directly to the direction control of a 74?45 that buffers the X-Bus data, XD[7:0]. XDIR# is asserted (driven low) for all I/O read cycles regardless if the accesses to a PIIX4 supported device. XDIR# is asserted for memory cycles only if BIOS or APIC space has been decoded. For PCI master initiated read cycles, XDIR# is asserted from the falling edge of either IOR# or MEMR# (from MEMR# only if BIOS or APIC space has been decoded), depending on the cycle type. For ISA master-initiated read cycles, XDIR# is asserted from the falling edge of either IOR# or MEMR# (from MEMR# only if BIOS space has been decoded), depending on the cycle type. When the rising edge of IOR# or MEMR# occurs, PIIX4 negates XDIR# For DMA read cycles from the X-Bus, XDIR# is driven low from DACKx# falling and negated from DACKx# rising. At all other times, XDIR# is negated high. If the X-Bus not used, then this signal can be programmed to be a general purpose output.  During Reset: High After Reset: High During POS: High/GPO |

## 3.3 INTEL 82371AB PCI TO ISA/IDE XCELERATOR (PIIX4E)-5

#### 3.3.3. X-BUS INTERFACE(Sheet 3 of 3)

| Name           | Туре | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                  |
|----------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|
| XOE#/<br>GPO23 | 0    | X-BUS TRANSCEIVER OUTPUT ENABLE. XOE# is tied directly to the output enable of a 74?45 that buffers the X-Bus data, XD[7:0], from system data bus, SD[7:0]. XOE# is asserted anytime a PIIX4 supported X-Bus device is decoded, and the devices decode is enabled in the X-E Chip Select Enable Register (BIOSCS#, KBCCS#, RTCCS#, MCCS#) or the Device Resource B (PCCS0#) and Device Resource C (PCCS1# XOE# is asserted from the falling edge of the ISA commands (IOR#, IO MEMR#, or MEMW#) for PCI Master and ISA master-initiated cycles. XOE# is negated from the rising edge of the ISA command signals for PCI Master initiated cycles and the SA[16:0] and LA[23:17] address for ISA master-initiated cycles. XOE# is not generated during any accest on X-Bus peripheral in which its decode space has been disabled. If an X-Bus not used, then this signal can be programmed to be a gene purpose output.  During Reset: High After Reset: High During POS: High/GPO | sus<br>).<br>W#, |

#### 3.3.4. DMA SIGNALS (Sheet 1 of 2)

| 0.0.1. 2                         | .,  | 0.0141 2.1171 0.0171.120 (0.11001 1 0.1 2 )                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                |  |
|----------------------------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|--|
| Name                             | Тур | e Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                |  |
| DACK[0,1,2,3]#<br>DACK[55,66,7]# | 0   | DMA ACKNOWLEDGE. The DACK# output lines indicate that a request for DMA service has been granted by PIIX4 or that a 16-bit master has been granted the bus. The active level (high or low) is programmed via the DMA Command Register. These lines should be to decode the DMA slave device with the IOR# or IOW# line to indicate selection. If used to signal acceptance of a bus master request, this significates when it is legal to assert MASTER#. If the DREQ goes inactive prior to DACK# being asserted, the DACK# signal will not be asserted During Reset: High After Reset: High During POS: High | e<br>gna<br>ve |  |
| DREQ[0,1,2,3]<br>DREQ[5,6,7]     | I   | <b>DMA REQUEST.</b> The DREQ lines are used to request DMA service from PIIX4 DMA controller or for a 16-bit master to gain control of the ISA expansion bus. The active level (high or low) is programmed via the DMA Command Register. All inactive to active edges of DREQ are assumed to be asynchronous. The request must remain active unt the appropriate DACKx# signal is asserted.                                                                                                                                                                                                                    |                |  |
| <b>REQ[A:C]#/</b> GPI[2:4]       | 1   | PC/PCI DMA REQUEST. These signals are the DMA requests for PC/PCI protocol. They are used by a PCI agent to request DMA services and follow the PCI Expansion Channel Passing protocol as defined in the PCI DMA section. If the PC/PCI request is not neede these pins can be used as general-purpose inputs.                                                                                                                                                                                                                                                                                                 | ed,            |  |

#### 3.3.4. DMA SIGNALS (Sheet 2 of 2)

|    | Name                        | Туре | Description                                                                                                                                                                                                                                                                                                                                                                                          |
|----|-----------------------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ÷. | <b>GNT[A:C]#/</b> GPO[9:11] | 0    | PC/PCI DMA ACKNOWLEDGE. These signals are the DMA grants for PC/PCI protocol. They are used by a PIIX4 to acknowledge DMA services and follow the PCI Expansion Channel Passing protocol as defined in the <i>PCI DMA</i> section. If the PC/PCI request is not needed, these pins can be used as general-purpose outputs.  During Reset: High After Reset: High During POS: High/GPC                |
| ,  | тс                          | 0    | TERMINAL COUNT. PIIX4 asserts TC to DMA slaves as a terminal count indicator. PIIX4 asserts TC after a new address has been output, if the byte count expires with that transfer. TC remains asserted until AEN is negated, unless AEN is negated during an autoinitialization TC is negated before AEN is negated during an autoinitialization.  During Reset: Low After Reset: Low During POS: Low |

#### 3.3.5. INTERRUPT CONTROLLER/APIC SIGNALS (Sheet 1 of 3)

| Name                | Туре | Description                                                                                                                                                                                             |
|---------------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| APICACK#/           | 0    | APIC ACKNOWLEDGE. This active low output signal is asserted by                                                                                                                                          |
| GPO12               |      | PIIX4 after its internal buffers are flushed in response to the APICREQ# signal. When the I/O APIC samples this signal                                                                                  |
| asserted it         |      |                                                                                                                                                                                                         |
| d                   |      | knows that PIIX4 buffers are flushed and that it can proceed to send the APIC interrupt. The APICACK# output is synchronous to PCICLK. If the external APIC is not used, then this is a general-purpose |
| output.             |      |                                                                                                                                                                                                         |
| High/GPO            |      | During Reset: High After Reset: High During POS:                                                                                                                                                        |
| APICCS#/<br>when    | 0    | APIC CHIP SELECT. This active low output signal is asserted                                                                                                                                             |
| GPO13               |      | the APIC Chip Select is enabled and a PCI originated cycle is                                                                                                                                           |
| positively High/GPO |      | decoded within the programmed I/O APIC address space.  If the external APIC is not used, this pin is a general-purpose output.  During Reset: High After Reset: High During POS:                        |
| APICREQ#/           | I    | APIC REQUEST. This active low input signal is asserted by an                                                                                                                                            |
| GPI5<br>When        |      | APIC device prior to sending an interrupt over the APIC serial bus.                                                                                                                                     |

## 3.3 INTEL 82371AB PCI TO ISA/IDE XCELERATOR (PIIX4E)-6

#### 3.3.5. INTERRUPT CONTROLLER/APIC SIGNALS (Sheet 2 of 3)

IRQ1 is latched by PIIX4.

IRQ1

IRQ 3:7.

IRQ8#/ GPI6

PIRQ[A:D]#

I/OD

PCI

9:11, 14:15

# Name Type Description IRQ0/ GPO14 O INTERRUPT REQUEST 0. This output reflects the state of the interna IRQ0 signal from the system timer. If the external APIC is not used, this pin is a general-purpose output.

During Reset: Low After Reset: Low During POS: IRQ0/GPO

INTERRUPT REQUEST 1. IRQ1 is always edge triggered and can not be modified by software to level sensitive. A low to high transition on

IRQ1 must remain asserted until after the interrupt is acknowledged. If the input goes inactive before this time, a default IRQ7 is reported in response to the interrupt acknowledge cycle.

INTERRUPT REQUESTS 3:7, 9:11, 14:15. The IRQ signals provide both system board components and ISA Bus I/O devices with a mechan for asynchronously interrupting the CPU. These interrupts may be

programmed for either an edge sensitive or a high level sensitive assertion mode. Edge sensitive is the default configuration.

An active IRQ input must remain asserted until after the interrupt is

An active IRQ input must remain asserted until after the interrupt is acknowledged. If the input goes inactive before this time, a default IRQ7 is reported in response to the interrupt acknowledge cycle.

| I/O | RQ 8#. IRQ8# is always an active low edge triggered interrupt and car | ф |
|-----|-----------------------------------------------------------------------|---|
|     | not be modified by software.                                          |   |
|     | IRQ8# must remain asserted until after the interrupt is acknowledged. |   |

If the input goes inactive before this time, a default IRQ7 is reported in response to the interrupt acknowledge cycle. If using the internal RTC, then this can be programmed as a general-purpose input. If enabling an APIC, this signal becomes an output and must not be programmed as a general purpose input.

**PROGRAMMABLE INTERRUPT REQUEST.** The PIRQx# signals are active low, level sensitive, shareable interrupt inputs. They can be

individually steered to ISA interrupts IRQ [3:7.9:12.14:15]. The USB

| IRQ9OUT#/<br>GPO29 | 0 | IRQ9OUT#. IRQ9OUT# is used to route the internally generated SCI and SMBus interrupts out of the PIIX4 for connection to an external IO APIC. If APIC is disabled, this signal pin is a General Purpose Output.  During Reset: High After Reset: High During POS: IRQ9OUT# |   |
|--------------------|---|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|
|                    | 1 |                                                                                                                                                                                                                                                                            | 1 |

controller uses PIRQD# as its outputsignal.

#### 3.3.5. INTERRUPT CONTROLLER/APIC SIGNALS (Sheet 3 of 3)

| Name                          | Туре | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|-------------------------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| IRQ 12/M                      | ı    | INTERRUPT REQUEST 12. In addition to providing the standard interrupt function as described in the pin description for IRQ[3:7,9:11,14:15], this pin can also be programmed to provide the mouse interrupt function.  When the mouse interrupt function is selected, a low to high transition or this signal is latched by PIIX4 and an INTR is generated to the CPU as IRQ12. An internal IRQ12 interrupt continues to be generated until a Reset or an I/O read access to address 60h (falling edge of IOR#) is detected. |
| <b>SERIRQ/</b><br>GPI7<br>ism | I/O  | SERIAL INTERRUPT REQUEST. Serial interrupt input decoder, typically used in conjunction with the Distributed DMA protocol. If not using serial interrupts, this pin can be used as a general-purpose in                                                                                                                                                                                                                                                                                                                     |

#### 3.3.6. CPU INTERFACE SIGNALS (Sheet 1 of 3)

|    | 3.3.6. 0 | PU IN I | ERFACE SIGNALS (Sheet 1 of 3)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|----|----------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ;  | Name     | Туре    | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|    | A20M#    | OD      | ADDRESS 20 MASK. PIIX4 asserts A20M# to the CPU based on combination of Port 92 Register, bit 1 (FAST_A20), and A20GATE input signal.  During Reset: High-Z After Reset: High-Z During POS: High-                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 90 | CPURST   | OD      | PU RESET. PIIX4 asserts CPURST to reset the CPU. PIIX4 asserts CPURST during power-up and when a hard reset sequence is initiated through the RC register. CPURST is driven inactive a minimum of 2 ms after PWROK is driven active. CPURST is driven active for a minimum of 2 ms when initiated through the RC register. The inactive edge of CPURST is driven synchronously to the rising edge of PCICLK. If a har reset is initiated through the RC register, PIIX4 resets its internal regist (in both core and suspend wells) to their default state. This signal is active high for Pentium processor and active-low for Pentium II processor as determined by CONFIG1 signal. For values During Reset, After Reset, and During POS, see the Suspend/Resume and Resume Control Signaling section. |

## 3.3 INTEL 82371AB PCI TO ISA/IDE XCELERATOR (PIIX4E)-7

### 3.3.6. CPU INTERFACE SIGNALS (Sheet 2 of 3)

| Name   | Туре | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|--------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| FERR#  | I    | NUMERIC COPROCESSOR ERROR. This pin functions as a FERR# signal supporting coprocessor errors. This signal is tied to the coproces error signal on the CPU. If FERR# is asserted, PIIX4 generates an inte IRQ13 to its interrupt controller unit. PIIX4 then asserts the INT output the CPU. FERR# is also used to gate the IGNNE# signal to ensure that IGNNE# is not asserted to the CPU unless FERR# is active.                                                                                                                                                                                                                                                                                                                                                                         |
| IGNNE# | OD   | IGNORE NUMERIC EXCEPTION. This signal is connected to the ignore numeric exception pin on the CPU. IGNNE# is only used if the PIIX4 coprocessor error reporting function is enabled. If FERR# is activindicating a coprocessor error, a write to the Coprocessor Error Regist (F0h) causes the IGNNE# to be asserted.  IGNNE# remains asserted until FERR# is negated. If FERR# is not asseven the Coprocessor Error Register is written, the IGNNE# signal is not asserted.  During Reset: High-Z After Reset: High-Z During POS: High-Z                                                                                                                                                                                                                                                  |
| INIT   | OD   | INITIALIZATION. INIT is asserted in response to any one of the following conditions. When the System Reset bit in the Reset Control Register is reset to 0 and the Reset CPU bit toggles from 0 to 1, PIIX4 initiates a soft reset by asserting INIT. PIIX4 also asserts INIT if a Shut Down Special cycle is decoded on the PCI Bus, if the RCIN# signal is asserted, or if a write occurs to Port 92h, bit 0. When asserted, INIT remains asserted for approximately 64 PCI clocks before being negated.  This signal is active high for Pentium processor and active-low for Pentium II processor as determined by CONFIG1 signal.  Pentium Processor:  During Reset: Low After Reset: Low During POS: Low Pentium II Processor:  During Reset: High After Reset: High During POS: High |
| INTR   | OD   | CPU INTERRUPT. INTR is driven by PIIX4 to signal the CPU that an interrupt request is pending and needs to be serviced. It is asynchronous with respect to SYSCLK or PCICLK and is always an output. The interrupt controller must be programmed following PCIRST# to ensure that INTR is at a known state.  During Reset: Low After Reset: Low During POS: Low                                                                                                                                                                                                                                                                                                                                                                                                                            |

#### 3.3.6. CPU INTERFACE SIGNALS (Sheet 3 of 3)

| Name       | Туре | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| <b>NMI</b> | OD   | NON-MASKABLE INTERRUPT. NMI is used to force a nonmaskable interrupt to the CPU. PIIX4 generates an NMI when either SERR# or IOCHK# is asserted, depending on how the NMI S tatus and Control Register is programmed. The CPU detects an NMI when it detects a rising edge on NMI. After the NMI interrupt routine processes the interrupt, the NMI status bits in the NMI Status and Control Register are cleared by software. The NMI interrupt routine must read this register to determine the source of the interrupt. The NMI is reset by setting the corresponding NMI source enable/disable bit in the NMI Status and Control Register. To enable NMI interrupts, the two NMI enable/disable bits in the register must be set to 0, and the NMI mask bit in the NMI Enable/Disable and Real Time Clock Address Register must be set to 0. Upon PCIRST#, this signal is driven low.  During Reset: Low After Reset: Low During POS: Low |
| SLP#       | OD   | SLEEP. This signal is output to the Pentium II processor in order to put it into Sleep state. For Pentium processor it is a No Connect.  During Reset: High-Z After Reset: High-Z During POS: High-Z                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| SMI#       | OD   | SYSTEM MANAGEMENT INTERRUPT. SMI# is an active low synchronous output that is asserted by PIIX4 in response to one of many enabled hardware or software events.  The CPU recognizes the falling edge of SMI# as the highest priority interrupt in the system, with the exception of INIT, CPURST, and FLUSH.  During Reset: High-Z After Reset: High-Z During POS: High-Z                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| STPCLK#    | OD   | STOP CLOCK. STPCLK# is an active low synchronous output that is asserted by PIIX4 in response to one of many hardware or software event STPCLK# connects directly to the CPU and is synchronous to PCICLK.  During Reset: High-Z After Reset: High-Z During POS: High-Z                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |

### 3.3.7. CLOCKING SIGNALS (Sheet 1 of 2)

| Name  | Туре | Description                                                                                                                    |
|-------|------|--------------------------------------------------------------------------------------------------------------------------------|
| CLK48 | I    | <b>48-MHZ CLOCK.</b> 48-MHz clock used by the internal USB host controller. This signal may be stopped during suspend modes.   |
| osc   | I    | <b>14.31818-MHZ CLOCK.</b> Clock signal used by the internal 8254 timer This clock signal may be stopped during suspend modes. |

## 3.3 INTEL 82371AB PCI TO ISA/IDE XCELERATOR (PIIX4E)-8

#### 3.3.7. CLOCKING SIGNALS (Sheet 2 of 2)

| Name            | Туре | Description                                                                                                                                                                                                                                                                                                                                                                                         |
|-----------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PCICLK          | -    | FREE-RUNNING PCI CLOCK. A clock signal running at 30 or 33 MHz, PCICLK provides timing for all transactions on the PCI Bus. All other PCI signals are sampled on the rising edge of PCICLK, and all timing parameters are defined with respect to this edge. Because many of the circuits in PIIX4 run off the PCI clock, this signal MUST be kept active, even if the PCI bus clock is not active. |
| RTCX1,<br>RTCX2 | I/O  | RTC CRYSTAL INPUTS: These connected directly to a 32.768-kHz crystal. External capacitors are required. These clock inputs are require even if the internal RTC is not being used.                                                                                                                                                                                                                  |
| SUSCLK          | 0    | SUSPEND CLOCK. 32.768-kHz output clock provided to the Host-to-PCI bridge used for maintenance of DRAM refresh. This signal is stopped during Suspend-to-Disk and Soft Off modes. For values During Reset, After Reset, and During POS, see the Suspend/Resume and Resume Control Signaling section.                                                                                                |
| SYSCLK          | 0    | ISA SYSTEM CLOCK. SYSCLK is the reference clock for the ISA bus. It drives the ISA bus directly. The SYSCLK is generated by dividing PCICLK by 4. The SYSCLK frequencies supported are 7.5 MHz and 8.33 MHz. For PCI accesses to the ISA bus, SYSCLK may be stretched low to synchronize BALE falling to the rising edge of SYSCLK.  During Reset: Running After Reset: Running During POS: Low     |

#### 3.3.8. IDE SIGNALS (Sheet 1 of 6)

| Name     | Туре | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|----------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PDA[2:0] | 0    | PRIMARY DISK ADDRESS[2:0]. These signals indicate which byte in either the ATA command block or control block is being addressed. If the IDE signals are configured for Primary and Secondary, these signare connected to the corresponding signals on the Primary IDE connect if the IDE signals are configured for Primary 0 and Primary 1, these signare used for the Primary 0 connector.  During Reset: High-Z After Reset: Undefined During POS: PDA |

### 3.3.8. IDE SIGNALS (Sheet 2 of 6)

|      | Name      | Туре | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|------|-----------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|      | PDCS1#    | 0    | PRIMARY DISK CHIP SELECT FOR 1F0H—1F7H RANGE.  For ATA command register block. If the IDE signals are configured for Primary and Secondary, this output signal is connected to the corresponding signal on the Primary IDE connector.  If the IDE signals are configured for Primary Master and Primary Slave, this signal is used for the Primary Master connector.  During Reset: High After Reset: High During POS: High                                                                                                                                                                                                                                                                                           |
| t    | PDCS3#    | 0    | PRIMARY DISK CHIP SELECT FOR 3F0—3F7 RANGE. For ATA control register block.  If the IDE signals are configured for Primary and Secondary, this output signal is connected to the corresponding signal on the Primary IDE connector.  If the IDE signals are configured for Primary Master and Primary Slave, this signal is used for the Primary Master connector.  During Reset: High After Reset: High During POS: High                                                                                                                                                                                                                                                                                             |
|      | PDD[15:0] | I/O  | PRIMARY DISK DATA[15:0]. These signals are used to transfer data to or from the IDE device. If the IDE signals are configured for Primary and Secondary, these signals are connected to the corresponding signal on the Primary IDE connector.  If the IDE signals are configured for Primary Master and Primary Slave, this signal is used for the Primary Master connector.  During Reset: High-Z  After Reset: Undefined¹ During POS: P                                                                                                                                                                                                                                                                            |
| s Is | PDDACK#   | 0    | PRIMARY DMA ACKNOWLEDGE. This signal directly drives the IDE device DMACK# signal. It is asserted by PIIX4 to indicate to IDE DMA slave devices that a given data transfer cycle (assertion of PDIOR or PDIOW#) is a DMA data transfer cycle. This signal is used in conjunction with the PCI bus master IDE function. It is not associated with any AT compatible DMA channel.  If the IDE signals are configured for Primary and Secondary, this signal is connected to the corresponding signal on the Primary IDE connector. If the IDE signals are configured for Primary Master and Primary Slave, this signal is used for the Primary Master connector.  During Reset: High After Reset: High During POS: High |

## 3.3 INTEL 82371AB PCI TO ISA/IDE XCELERATOR (PIIX4E)-9

#### 3.3.8. IDE SIGNALS (Sheet 3 of 6)

#### Name Type Description **PDDREQ** PRIMARY DISK DMA REQUEST. This input signal is directly driven from the IDE device DMARQ signal. It is asserted by the IDE device to request a data transfer, and used in conjunction with the PCI bus master IDE function. It is not associated with any AT compatible DMA channel. If the IDE signals are configured for Primary and Secondary, this signal is connected to the corresponding signal on the Primary IDE connector If the IDE signals are configured for Primary Master and Primary Slave, this signal is used for the Primary Master connector. PDIOR# 0 PRIMARY DISK IO READ. In normal IDE this is the command to the IDE device that it may drive data onto the PDD[15:0] lines. Data is latched by PIIX4 on the negation edge of PDIOR#. The IDE device is selected by by the ATA register file chip selects (PDCS1#, PDCS3#) and the PDA[2] lines, or the IDE DMA slave arbitration signals (PDDACK#). In an Ultra DMA/33 read cycle, this signal is used as DMARDY# which is negated by the PIIX4 to pause Ultra DMA/33 transfers. In an Ultra DMA/ write cycle, this signal is used as the STROBE signal, with the drive latel data on rising and falling edges of STROBE. If the IDE signals are configured for Primary and Secondary, this signal connected to the corresponding signal on the Primary IDE connector. If the IDE signals are configured for Primary Master and Primary Slave. this signal is used for the Primary Master connector. PDIOW# PRIMARY DISK IO WRITE. In normal IDE mode, this is the command to the IDE device that it may latch data from the PDD[15:0] lines. Data s latched by the IDE device on the negation edge of PDIOW#. The IDE device is selected either by the ATA register file chip selects (PDCS1#, PDCS3#) and the PDA[2:0] lines, or the IDE DMA slave arbitration signals (PDDACK#). For Ultra DMA/33 mode, this signal is used as the STOP signal, which is used to terminate an Ultra DMA/33 transaction. If the IDE signals are configured for Primary and Secondary, this signal is connected to the corresponding signal on the Primary IDE connector. If the IDE signals are configured for Primary Master and Primary Slave, this signal is used for the Primary Master connector. **During Reset:** High After Reset: High **During POS:** High-Z

#### 3.3.8. IDE SIGNALS (Sheet 4 of 6)

|    | Name                   | Туре | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|----|------------------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ed | PIORDY                 | 1    | PRIMARY IO CHANNEL READY. In normal IDE mode, this input signal is directly driven by the corresponding IDE device IORDY signal. In an Ultra DMA/33 read cycle, this signal is used as STROBE, with the PIIX4 latching data on rising and falling edges of STROBE. In an Ultra DMA/33 write cycle, this signal is used as the DMARDY# signal which is negated by the drive to pause Ultra DMA/33 transfers. If the IDE signals are configured for Primary and Secondary, this signal s connected to the corresponding signal on the Primary IDE connector. If the IDE signals are configured for Primary Master and Primary Slave, this signal is used for the Primary Master connector. This is a Schmitt triggered input. |
|    | <sup>PT</sup> SDA[2:0] | 0    | SECONDARY DISK ADDRESS[2:0]. These signals indicate which byte in either the ATA command block or control block is being addressed. If the IDE signals are configured for Primary and Secondary, these signals are connected to the corresponding signals on the Secondar IDE connector.  If the IDE signals are configured for Primary Master and Primary Slave, these signals are used for the Primary Slave connector.  During Reset: High-Z After Reset: Undefined 1During POS: SDA                                                                                                                                                                                                                                     |
|    | SDCS1#                 | 0    | SECONDARY CHIP SELECT FOR 170H – 177H RANGE. For ATA command register block. If the IDE signals are configured for Primary and Secondary, this output signal is connected to the corresponding signal on the Secondary IDE connector.  If the IDE signals are configured for Primary Master and Primary Slave, these signals are used for the Primary Slave connector.  During Reset: High After Reset: High During POS: High                                                                                                                                                                                                                                                                                               |
| S  | SDCS3#                 | 0    | SECONDARY CHIP SELECT FOR 370H377H RANGE. For ATA control register block. If the IDE signals are configured for Primary and Secondary, this output signal is connected to the corresponding signal on the Secondary IDE connector.  If the IDE signals are configured for Primary Master and Primary Slave, these signals are used for the Primary Slave connector.  During Reset: High After Reset: High During POS: High-Z                                                                                                                                                                                                                                                                                                |

## 3.3 INTEL 82371AB PCI TO ISA/IDE XCELERATOR (PIIX4E)-10

#### 3.3.8. IDE SIGNALS (Sheet 5 of 6)

#### Name Type Description SDD[15:0] I/O SECONDARY DISK DATA[15:0]. These signals are used to transfer dat to or from the IDE device. If the IDE signals are configured for Primary and Secondary, these signals are connected to the corresponding signals on the Secondary IDE connector. If the IDE signals are configured for Primary Master and Primary Slave, these signals are used for the Primary Slave connector. During Reset: High-Z After Reset: Undefined During POS: SDD SDDACK# **SECONDARY DMA ACKNOWLEDGE.** This signal directly drives the IDE device DMACK# signal. It is asserted by PIIX4 to indicate to IDE DMA slave devices that a given data transfer cycle (assertion of SDIOR# or SDIOW#) is a DMA data transfer cycle. This signal is used in conjunction with the PCI bus master IDE function. It is not associated with any AT compatible DMA channel. If the IDE signals are configured for Primary and Secondary, this signal is connected to the corresponding signal on the Secondary IDE connector If the IDE signals are configured for Primary Master and Primary Slave, these signals are used for the Primary Slave connector. **SDDREQ** SECONDARY DISK DMA REQUEST. This input signal is directly driven from the IDE device DMARQ signal. It is asserted by the IDE device to request a data transfer, and used in conjunction with the PCI bus master IDE function. It is not associated with any AT compatible DMA channel. If the IDE signals are configured for Primary and Secondary, this signal is connected to the corresponding signal on the Secondary IDE connector If the IDE signals are configured for Primary Master and Primary Slave these signals are used for the Primary Slave connector. SIORDY SECONDARY IO CHANNEL READY. In normal IDE mode, this input signal is directly driven by the corresponding IDE device IORDY signal In an Ultra DMA/33 read cycle, this signal is used as STROBE, with the PIIX4 latching data on rising and falling edges of STROBE. In an Ultra DMA write cycle, this signal is used as the DMARDY# signal which is negated by the drive to pause Ultra DMA/33 transfers. If the IDE signals are configured for Primary and Secondary, this signal is connected to the corresponding signal on the Secondary IDE connector. If the IDE signals are configured for Primary Master and Primary Slave. these signals are used for the Primary Slave connector. This is a Schmitt triggered input.

#### 3.3.8. IDE SIGNALS (Sheet 6 of 6)

| Name   | Туре | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|--------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SDIOR# | 0    | SECONDARY DISK IO READ. In normal IDE mode, this is the command to the IDE device that it may drive data onto the SDD[15:0] lines. Data is latched by the PIIX4 on the negation edge of SDIOR#. The IDE device is selected either by the ATA register file chip selects (SDCS1#, SDCS3#) at the SDA[2:0] lines, or the IDE DMA slave arbitration signals (SDDACK#). In an Ultra DMA/33 read cycle, this signal is used as DMARDY# which is negated by the PIIX4 to pause Ultra DMA/33 transfers. In an Ultra DMA/3 write cycle, this signal is used as the STROBE signal, with the drive latch data on rising and falling edges of STROBE.  If the IDE signals are configured for Primary and Secondary, this signal is connected to the corresponding signal on the Secondary IDE connector. If the IDE signals are configured for Primary Master and Primary Slave, these signals are used for the Primary Slave connector.  During Reset: High After Reset: High During POS: High |
| SDIOW# | 0    | SECONDARY DISK IO WRITE. In normal IDE mode, this is the command to the IDE device that it may latch data from the SDD[15:0] line Data is latched by the IDE device on the negation edge of SDIOW#. The IDE device is selected either by the ATA register file chip selects (SDCS1#, SDCS3#) and the SDA[2:0] lines, or the IDE DMA slave arbitration signals (SDDACK#).  In read and write cycles this signal is used as the STOP signal, which is used to terminate an Ultra DMA/33 transaction.  If the IDE signals are configured for Primary and Secondary, this signal is connected to the corresponding signal on the Secondary IDE connected the IDE signals are configured for Primary Master and Primary Slave, these signals are used for the Primary Slave connector.  During Reset: High After Reset: High During POS: High                                                                                                                                             |

#### NOTES:

1. After reset, all undefined signals on the primary channel will default to the same values as the undefined signals on the secondary channel.

## 3.3 INTEL 82371AB PCI TO ISA/IDE XCELERATOR (PIIX4E)-11

#### 3.3.9. UNIVERSAL SERIAL BUS SIGNALS

| Name             | Туре | Description                                                                                                                                                                            |      |
|------------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| OC[1:0]#         | I    | <b>OVER CURRENT DETECT.</b> These signals are used to monitor the step of the USB power supply lines. The corresponding USB port is disabled when its over current signal is asserted. | atus |
| USBP0+,<br>USBP0 | I/O  | SERIAL BUS PORT 0. This signal pair comprises the differential data signal for USB port 0.  During Reset: High-Z After Reset: High-Z During POS: High                                  | -Z   |
| USBP1+,<br>USBP1 | I/O  | SERIAL BUS PORT 1. This signal pair comprises the differential data signal for USB port 1.  During Reset: High-Z After Reset: High-Z During POS: High-                                 | Z    |

#### 3.3.10. POWER MANAGEMENT SIGNALS (Sheet 1 of 4)

| Name               | Туре | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                   | ı               |
|--------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|-----------------|
| BATLOW#/<br>GPI9   | _    | <b>BATTERY LOW.</b> Indicates that battery power is low. PIIX4 can be programmed to prevent a resume operation when the BATLOW# signal asserted.  If the Battery Low function is not needed, this pin can be used as a general-purposeinput.                                                                                                                                                                                                                                                                                                                                                                                                                       | lis                               | i               |
| CPU_STP#/<br>GPO17 | 0    | CPU CLOCK STOP. Active low control signal to the clock generator used to disable the CPU clock outputs. If this function is not needed, the this signal can be used as general-purpose output. For values During Reset, After Reset, and During POS, see the Suspend/Resume and Resume Control Signaling section.                                                                                                                                                                                                                                                                                                                                                  | en                                | r<br>-ş         |
| EXTSMI#            | I/OD | EXTERNAL SYSTEM MANAGEMENT INTERRUPT. EXTSMI# is a falling edge triggered input to PIIX4 indicating that an external device is requesting the system to enter SMM mode. When enabled, a falling ed EXTSMI# results in the assertion of the SMI# signal to the CPU. EXTS is an asynchronous input to PIIX4. However, when the setup and hold are met, it is only required to be asserted for one PCICLK. Once negat EXTSMI# must remain negated for at least four PCICLKs to allow the edetect logic to reset. EXTSMI# is asserted by PIIX4 in response to SMI being activated within the Serial IRQ function. An external pull-up should be placed on this signal. | ge o<br>MI#<br>time<br>ed<br>edge | es <sub>t</sub> |
|                    |      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                   | ;               |

#### 3.3.10. POWER MANAGEMENT SIGNALS (Sheet 2 of 4)

|     | Name                               | Туре | Description                                                                                                                                                                                                         |
|-----|------------------------------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ıs  | LID/                               | I    | LID INPUT. This signal can be used to monitor the opening and                                                                                                                                                       |
|     | closing<br>GPI10<br>both low       |      | of the display lid of a notebook computer. It can be used to detect                                                                                                                                                 |
|     | 16 <del>-</del> ms                 |      | to high transition or a high to low transition and these transitions will generate an SMI# if enabled. This input contains logic to perform a debounce of the input signal. If the LID function is not needed, this |
|     | pin can                            |      | debounce of the input signal. If the LID function is not needed, this                                                                                                                                               |
|     |                                    |      | be used as a general-purpose input.                                                                                                                                                                                 |
| -   | PCIREQ                             |      | PCI REQUEST. Power Management input signals used to monitor                                                                                                                                                         |
|     | PCI<br>[ <b>A:D]</b> #             |      | Master Requests for use of the PCI bus. They are connected to the corresponding REQ[0:3]# signals on the Host Bridge.                                                                                               |
|     | PCI_STP#/                          | 0    | PCI CLOCK STOP. Active low control signal to the clock generator                                                                                                                                                    |
|     | GPO18                              |      | to disable the PCI clock outputs. The PIIX4 free running PCICLK                                                                                                                                                     |
|     | input                              |      | must remain on. If this function is not needed, this pin can be used                                                                                                                                                |
|     | as a                               |      | general-purpose output.                                                                                                                                                                                             |
|     |                                    |      | For values <b>During Reset</b> , <b>After Reset</b> , and <b>During POS</b> , see the Suspend/Resume and Resume Control Signaling section.                                                                          |
| -   | PWRBTN#<br>monitor<br>switch. This | I    | <b>POWER BUTTON.</b> Input used by power management logic to external system events, most typically a system on/off button or input contains logic to perform a 16-ms debounce of the input signal.                 |
|     | RI#<br>monitor                     | 1    | RING INDICATE. Input used by power management logic to                                                                                                                                                              |
| • 0 | GPI12<br>nmodem.                   |      | external system events, most typically used for wake up from a                                                                                                                                                      |
| #   | Sused as a                         |      | If this function is not needed, then this signal can be individually general-purpose input.                                                                                                                         |
| ge  | RSMRST#<br>power                   | I    | RESUME RESET. This signal resets the internal Suspend Well                                                                                                                                                          |
|     | po.1101                            |      | plane logic and portions of the RTC well logic.                                                                                                                                                                     |
|     | SMBALERT#/<br>GPI11                | I    | SM BUS ALERT. Input used by System Management Bus logic to generate an interrupt (IRQ or SMI) or power management resume                                                                                            |
|     | event                              |      |                                                                                                                                                                                                                     |

solved. If this function is not needed, this his can be used as 20

## 3.3 INTEL 82371AB PCI TO ISA/IDE XCELERATOR (PIIX4E)-12

#### 3.3.10. POWER MANAGEMENT SIGNALS (Sheet 3 of 4)

| Name                 | Туре | Description                                                                                                                                                                                                                                                                                                                                                                                       |               | N                  |
|----------------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|--------------------|
| SUSA#                | 0    | SUSPEND PLANE A CONTROL. Control signal asserted during pormanagement suspend states. SUSA# is primarily used to control the primary power plane. This signal is asserted during POS, STR, and ST suspend states.  During Reset: Low After Reset: High During POS: Low                                                                                                                            |               | <b>ZZ</b> /<br>GPC |
| SUSB#/<br>GPO15      | 0    | SUSPEND PLANE B CONTROL. Control signal asserted during pormanagement suspend states. SUSB# is primarily used to control the secondary power plane.  This signal is asserted during STR and STD suspend states. If the power plane control is not needed, this pin can be used as a general-purpose output.  During Reset: Low After Reset: High During POS: High/GPO                             | e<br>ver<br>e |                    |
| SUSC#/<br>GPO16      | 0    | SUSPEND PLANE C CONTROL. Control signal asserted during power management suspend states, primarily used to control the tertiary power plane.  It is asserted only during STD suspend state. If the power plane control is not needed, this pin can be used as a general-purpose output.  During Reset: Low After Reset: High During POS: High/GPO                                                 | er            | <b>N</b><br>GPI[   |
| SUS_STAT1#/<br>GPO20 | 0    | SUSPEND STATUS 1. This signal is typically connected to the Host-to-PCI bridge and is used to provide information on host clock sts SUS_STAST1# is asserted when the system may stop the host clock, as Stop Clock or during POS, STR, and STD suspend states. If this function is not needed, this pin can be used as a general-purpose outpuring Reset: Low After Reset: High During POS: Low/G | suc<br>out.   | GPC<br>h           |
| SUS_STAT2#/<br>GPO21 | 0    | SUSPEND STATUS 2. This signal will typically connect to other system peripherals and is used to provide information on system suspend state. It is asserted during POS, STR, and STD suspend states. If this function not needed, this pin can be used as a general-purpose output.  During Reset: Low After Reset: High During POS: Low/GP                                                       | e.<br>on is   | •                  |
| THRM#/<br>GPI8       | I    | THERMAL DETECT. Active low signal generated by external hardwar to start the Hardware Clock Throttling mode. If enabled, the external are can force the system to enter into Hardware Clock Throttle mode by asserting THRM#. This causes PIIX4 to cycle STPCLK# at a preset programmable rate. If this function is not needed, this pin can be used general-purpose input.                       | l ha<br>y     |                    |

#### 3.3.10. POWER MANAGEMENT SIGNALS (Sheet 4 of 4)

| T ZZ/ O LOW-POWER MODE FOR L2 CACHE SRAM. This signal is used to power down a cache data SRAMs when the clock logi                                         | Description             |  |  |
|------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|--|--|
| the CPU into the Stop Clock.  If this function is not needed, this pin can be used as a general output.  During Reset: Low After Reset: Low During POS: Lo | ic places<br>al-purpose |  |  |

#### 3.3.11. GENERAL PURPOSE INPUT AND OUTPUT SIGNALS

Some of the General Purpose Input and Output signals are multiplexed with other PIIX4 signals.

The default pin usage is shown in Table 1 and Table 2. The configuration can be selected of General Configuration register and X-Bus Chip Select register.

| Name                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Туре | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| GPI[21:0]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | I    | GENERAL PURPOSE INPUTS. These input signals can be monitored via the GPIREG register located in Function 3 (Power Management) System IO Space at address PMBase+30h. See Table 1 for details.                                                                                                                                                                                                                                                                                                                          |
| GPO[30:0]  O  GENERAL PURPOSE OUTPUTS. These output signals or controlled via the GPIREG register located in Function 3 (Polymore) Management) System IO Space at address PMBase+34h.  If a GPO pin is not multiplexed with another signal or default then its state after reset is the reset condition of the GPORE If the GPO defaults to another signal, then it defaults to that after reset.  The GPO pins that default to GPO remain stable after reset may toggle due to system boot or power control sequencing prior to their being programmed as GPOs.  The GPO8 signal is driven low upon removal of power from power plane. |      | If a GPO pin is not multiplexed with another signal or defaults to GPO, then its state after reset is the reset condition of the GPOREG register. If the GPO defaults to another signal, then it defaults to that signal state after reset.  The GPO pins that default to GPO remain stable after reset. The others may toggle due to system boot or power control sequencing after reset prior to their being programmed as GPOs.  The GPO8 signal is driven low upon removal of power from the PIIX4 or power plane. |
| ardw                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |      | All other GPO signals are invalid (buffers powered off).                                                                                                                                                                                                                                                                                                                                                                                                                                                               |

## 3.3 INTEL 82371AB PCI TO ISA/IDE XCELERATOR (PIIX4E)-13

#### 3.3.12. OTHER SYSTEM AND TEST SIGNALS

| Name    | Туре | Description                                                                                                                                                                                                                                                                                                                                                                                                     |  |
|---------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| CONFIG1 | I    | CONFIGURATION SELECT 1. This input signal is used to select the type of microprocessor being used in the system. If CONFIG1=0, the system contains a Pentium microprocessor. If CONFIG1=1, the system contains a Pentium II microprocessor. It is used to control the polarity of INIT and CPURST signals.                                                                                                      |  |
| CONFIG2 | I    | CONFIGURATION SELECT 2. This input signal is used to select the positive or subtractive decode of FFFF0000h-FFFFFFFh memory addre range (top 64 Kbytes). If CONFIG[2]=0, the PIIX4 will positively decode this range. If CONFIG[2]=1, the PIIX4 will decode this range with sub tractive decode timings only. The input value of this pin must be static a may not dynamically change during system operations. |  |
| PWROK   | I    | <b>POWER OK.</b> When asserted, PWROK is an indication to PIIX4 that power and PCICLK have been stable for at least 1 ms. PWROK can be driven asynchronously. When PWROK is negated, PIIX4 asserts CPURS PCIRST# and RSTDRV. When PWROK is driven active (high), PIIX4 negates CPURST, PCIRST#, and RSTDRV.                                                                                                     |  |
| SPKR    | 0    | SPEAKER. The SPKR signal is the output of counter timer 2 and is internally "ANDed with Port 061h bit 1 to provide the Speaker Data Enabling the Speaker Data Enabling signal drives an external speaker driver device, which in turn drives the ISA system speaker.  During Reset: Low After Reset: Low During POS: Last State                                                                                 |  |
| TEST#   | I    | TEST MODE SELECT. The test signal is used to select various test modes of PIIX4. This signal must be pulled up to VCC(SUS) for normal operation.                                                                                                                                                                                                                                                                |  |

#### 3.3.13. POWER AND GROUND PINS

| Name      | Туре | Description                                                                                                                                                                                                                                                                                                                                                                                                                  |
|-----------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| VCC       | V    | CORE VOLTAGE SUPPLY. These pins are the primary voltage supp for the PIIX4core and IO periphery and must be tied to 3.3V.                                                                                                                                                                                                                                                                                                    |
| VCC (RTC) | ٧    | RTC WELL VOLTAGE SUPPLY. This pin is the supply voltage for the RTC logic and must be tied to 3.3V.                                                                                                                                                                                                                                                                                                                          |
| VCC (SUS) | V    | <b>SUSPEND WELL VOLTAGE SUPPLY.</b> These pins are the primary voltage supply for the PIIX4 suspend logic and IO signals and must be tied to 3.3V.                                                                                                                                                                                                                                                                           |
| VCC (USB) | V    | <b>USB VOLTAGE SUPPLY.</b> This pin is the supply voltage for the USB input/output buffers and must be tied to 3.3V.                                                                                                                                                                                                                                                                                                         |
| VREF      | V    | VOLTAGE REFERENCE. This pin is used to provide a 5V reference voltage for 5V safe input buffers.  VREF must be tied to 5V in a system requiring 5V tolerance. In a 5V tolerant system, this signal must power up before or simultaneous to VC It must power down after or simultaneous to VCC.  In a non-5V tolerant system (3.3V only), this signal can be tied directly to VCC. There are then no sequencing requirements. |
| VSS       | V    | CORE GROUND. These pins are the primary ground for PIIX4.                                                                                                                                                                                                                                                                                                                                                                    |
| VSS (USB) | V    | USB GROUND. This pin is the ground for the USB input/output buffer                                                                                                                                                                                                                                                                                                                                                           |

## 4.SWITCH SETTING



## Selecting LCD Type

|                          | SW503 |      |      |
|--------------------------|-------|------|------|
|                          | PIN1  | PIN2 | PIN3 |
| HYUNDAI 13.3" XGA TFT    | ON    | ON   | ON   |
| SANYO 13.3" XGA TFT      | OFF   | ON   | ON   |
| MITSUBISH 12.1" SVGA TFT | ON    | ON   | OFF  |
| HYUNDAI 12.1" SVGA TFT   | OFF   | ON   | OFF  |
| SANYO 12.1" SVGA TFT     | ON    | OFF  | OFF  |
| LG 12.1" SVGA TFT        | OFF   | OFF  | OFF  |

#### Other Switch Pins

|                     | SW502 |       |  |
|---------------------|-------|-------|--|
|                     | PIN 1 | PIN 2 |  |
| FOR M/B R00,R0A,R0B | ON    | ON    |  |
| FOR M/B R01         | OFF   | ON    |  |

## Discharging CMOS

|           | SW502 |
|-----------|-------|
|           | PIN4  |
| Normal    | ON    |
| RESET RTC | OFF   |

## Selecting Internal Keyboard

|            | SW503 |
|------------|-------|
|            | PIN4  |
| USA TYPE   | ON    |
| JAPAN TYPE | OFF   |

## 5.ASSEMBLY & DISASSEMBLY

## 5.1 SYSTEM VIEW

- 5.1.1 RIGHT-SIDE VIEW
- 5.1.2 LEFT-SIDE VIEW
- 5.1.3 REAR VIEW
- 5.1.4 FRONT VIEW
- 5.1.5 TOP-OPEN VIEW

## 5.2 SYSTEM DISASSEMBLY

#### MODULAR COMPONENTS

- 5.2.1 BATTERY PACK
- 5.2.2 CD-ROM DRIVE
- 5.2.3 CPU
- 5.2.4 FAX/ MODEM/DATA CARD
- **5.2.5 SO-DIMM**

### LCD ASSEMBLY COMPONENTS

- 5.2.6 LCD ASSEMBLY
- 5.2.7 LCD PANEL
  - 5.2.7.1 12.1 INCH LCD PANEL
  - 5.2.7.2 13.3 INCH LCD PANEL
- 5.2.8 INVERTER BOARD

### BASE UNIT COMPONENTS

- 5.2.9 KEYBOARD
- 5.2.10 HARD DISK DRIVE
- 5.2.11 TOUCHPAD BOARD
- 5.2.12 SYSTEM BOARD
- 5.2.13 FLOPPY DISK DRIVE

## **5.ASSEMBLY & DISASSEMBLY**

## **5.1 SYSTEM VIEW**

### 5.1.1 RIGHT-SIDE VIEW



Figure 5-1. Right-Side View

## 5.1.2 LEFT-SIDE VIEW



Figure 5-2. Left-Side View

- 1. Hard Disk Drive
- 2. IR Port
- 3. **CD-ROM Drive**
- 4. Volume Control

- 1. Kensington Lock Anchor
- 2. Power Button
- 3. **Phone Line Connector** (optional)
- 4. PC Card Slots
- 5. Battery Pack

## 5.ASSEMBLY & DISASSEMBLY

### 5.1.3 REAR VIEW



Figure 5-3. Rear View

## 5.1.4 FRONT VIEW

1 2

Figure 5-4. Front View

- 1. Microphone Connector
- 2. Audio Output Connector
- 3. USB Port
- 4. Parallel Port
- 5. Serial Port
- 6. VGA Port
- 7. PS/2 Mouse/Keyboard Port
- 8. Power Connector

- 1. Top Cover Latch
- 2. Floppy Disk Drive

## 5.ASSEMBLY & DISASSEMBLY

## 5.1.5 TOP-OPEN VIEW

To open the cover, press the cover latch toward the right and lift the cover.



Figure 5-5. Top-Open View

- 1. LCD Display
- 2. Indicators Panel
- 3. Stereo Speaker Set
- 4. Keyboard
- 5. Touch-pad
- 6. Microphone

## 5.ASSEMBLY & DISASSEMBLY

## 5.2 SYSTEM DISASSEMBLY

The section discusses at length each major component for disassembly/re-assembly and shows corresponding illustrations. Use the chart below to determine the disassembly sequence for removing components from the notebook.

#### 5.2.1 BATTERY PACK

### **DISASSEMBLY**

- 1. Place the notebook upside down.
- 2. First push away the small locking latch( ●) on the battery pack and then slide the locking latch ( ●) on the side of the notebook to unlock and lift ( ●) the battery pack out of the compartment.

## **REASSEMBLY**

1. Fit the battery pack into the compartment. Make sure the lock latches are in the locked position. (fig 7-6)



Figure 5-6. Removing the Battery Pack

## 5.ASSEMBLY & DISASSEMBLY

#### 5.2.2 CD-ROM/DVD-ROM DRIVE

### **DISASSEMBLY**

- 1. Place the notebook upside down.
- 2. Open the CPU compartment cover by removing four screws and lifting up the cover from one side.
- 3. Unplug the CD-ROM/DVD-ROM drive cable from the system board.
- 4. Remove one screw and slide the CD-ROM/DVD-ROM drive out of the compartment.

## **REASSEMBLY**

- 1. Connect one end of the CD-ROM/DVD-ROM drive cable to the CD-ROM/DVD-ROM drive.
- 2. Slide the CD-ROM/DVD-ROM drive into the compartment and secure with one screw.(fig 5-9)
- 3. Connect the CD-ROM/DVD-ROM drive cable to the system board.(fig 5-8)
- 4. Replace the CPU compartment cover and secure with four screws.(fig 5-7)



Figure 5-7. Removing the CPU Compartment Cover



Figure 5-8. Unplugging the CD-ROM Drive Cable



Figure 5-9. Removing the CD-ROM Drive

## 5.ASSEMBLY & DISASSEMBLY

#### 5.2.3 CPU

### **DISASSEMBLY**

- 1. Place the notebook upside down.
- 2. Open the CPU compartment cover by removing four screws and lifting up the cover from one side. (fig 5-7)
- 3.Remove four screws that fasten the fan assembly.
  Unplug the fan assembly's power cord from the system board. Then lift the fan assembly free from the housing.
- 4.Gently remove the thermal pad and the metal shield (heatsink) around the CPU.

**NOTE:** When you remove the CPU heatsink, make sure that the thermal pad is not damaged. If it is damaged, you have to use a new thermal pad.

5. Insert a minus screwdriver 101 (JIS standard) to the OPEN side of the socket and gently push the screwdriver to pry the CPU out of the socket.

*CAUTION:* The maximum force for extraction of the CPU should not exceed 100 lbs. (45.5 kg).



Figure 5-10. Removing the Fan Assembly



Figure 5-11. Removing the Metal Shield

## **5.ASSEMBLY & DISASSEMBLY**

#### 5.2.3 CPU

#### **REASSEMBLY**

1. Align the beveled corner of the CPU with the beveled corner of the socket and insert the CPU pins into the holes. Insert a minus screwdriver to the CLOSE side of the socket and push the screwdriver toward the CPU to secure the CPU in place.

*CAUTION:* The maximum force for insertion of the CPU should not exceed 100 lbs.(45.5 kg).

- 2. Align the metal shield with the CPU socket. Gently place the shield into the housing around the CPU.
- 3. Attach the thermal pad to the surface of the heatsink.
- 4. Connect the power cord of the fan assembly and fit it into place. First secure the two screws on the CLOSE side and then the two screws on the OPEN side.
- 5. Replace the CPU compartment cover and secure with four screws. (fig 5-7)



Figure 5-12. Removing the CPU



Figure 5-13. Securing the CPU

## 5.ASSEMBLY & DISASSEMBLY

#### 5.2.4 FAX/ MODEM/DATA CARD

#### **DISASSEMBLY**

- 1. Place the notebook upside down.
- 2. To remove the compartment cover, remover one screw, then lift up the cover.
- 3. Remove one screw. Then, lift up the inner edge of the card to remove the card.

- 1. Hold the Fax/ Modem/Voice Card at an angle so that the phone line connector is pointed towards the opening on the notebook. Insert the phone line connector into the opening and press the other end to plug the other connector into the socket on the system board. Then, secure with one screw.(fig 5-15)
- 2. Replace the compartment cover and secure with one screw. (fig 5-14)



Figure 5-14. Removing the Fax/Modem/Voice Card Compartment Cover



Figure 5-15. Removing the Fax/Modem/Voice Card

## 5.ASSEMBLY & DISASSEMBLY

#### 5.2.5 **SO-DIMM**

#### **DISASSEMBLY**

- 1. Open the CPU compartment cover by removing four screws and lifting up the cover from one side.(fig 5-7)
- 2. Pull the retaining clips outward and remove the SO-DIMM.

- 1. To install the SO-DIMM, align the SO-DIMM's notched part with the socket's corresponding part and family insert the SO-DIMM into the socket at an angle. Then push down until the retaining clips lock the SO-DIMM into position(fig 5-16)
- 2. Replace the compartment cover and secure with four screw. (fig 5-7)



Figure 5-16. Removing the SO-DIMM

## 5.ASSEMBLY & DISASSEMBLY

#### 5.2.6 LCD ASSEMBLY

### **DISASSEMBLY**

- 1. Remove six bottom screws.
- 2. Put the notebook back to the upright position and open the top cover. Remove the base unit cover.
- 3. Disconnect the keyboard cable from the system board.
- 4. Remove the shield plate by removing 14 screws.
- 5. Remove the hinge cover by inserting a flat screwdriver to the rear of cover and pry the cover out. Repeat the same with the other hinge cover. Note the right and left hinges are not exchangeable.
- 6. Unplug the three cable connectors coming from the LCD assembly.(fig 5-20)
- 7. Remove four screws from the hinges. Now you can separate the LCD assembly from the base unit.

- 1. Attach the LCD assembly to base unit and secure with four screws on the hinges.(fig 5-20)
- 2. Reconnect the LCD cable connectors to the system board.(fig 5-20)
- 3. Replace the two hinge covers.(fig 5-19)
- 4. Replace the shield plate and secure with 14 screws.(fig 5-18)
- 5. Connect the keyboard cable and replace the keyboard.
- 6. Replace the base unit cover.
- 7. Replace the six bottom screws.(fig 5-17)



Figure 5-17. Removing Six Bottom Screws



Figure 5-18. Removing the Shield Plate



Figure 5-19. Removing the Hinge Covers

## 5.ASSEMBLY & DISASSEMBLY

#### 5.2.7.1 12.1 INCH LCD PANEL

### **DISASSEMBLY**

- 1. Open the top cover.
- 2. Remove the four rubber pads and four screws underneath. Then you can separate the LCD frame from the housing.
- 3. To remove the LCD, remove four screws and unplug the cables.

- 1. Reconnect the cables to LCD. Fit the LCD back into place and secure with four screws.(fig 5-22)
- 2. Fit the LCD frame back to the housing and replace the four screws and rubber pads.(fig 5-21)



Figure 5-22. Removing the Flat Panel Screen



Figure 5-20. Unplugging the Cable Connectors and Removing Four Screws



Figure 5-21. Removing the LCD Frame  $\,$ 

## **5.ASSEMBLY & DISASSEMBLY**

#### 5.2.7.2 13.3 INCH LCD PANEL

#### DISASSEMBLY

- 1. Open the top cover.
- 2. Remove the four rubber pads and two screws on the bottom side. Then slight lift up the bottom part of the frame and gently separate the LCD frame from the housing.
- 3. To remove the LCD, remove six screws and unplug the cables.

## **REASSEMBLY**

- 1. Reconnect the cables to LCD. Fit the LCD back into place and secure with six screws.(fig 5-24)
- 2. Fit the LCD frame back to the housing and replace the two screws and four rubber pads.(fig 5-23)

#### 5.2.8 INVERTER BOARD

### **DISASSEMBLY**

- 1. Detach the LCD frame. (See steps 1 to 2 in section 5.2.7 Disassembly.)
- 2. For 12.1 inch LCD:

To remove the LED board at the bottom side of the LCD,remove one screw and unplug the connectors from the board.

To remove the inverter board at the right side of the LCD, remove two screws and unplug the connectors from the board. (see figure next page)



Figure 5-23. Removing the 13.3 Inch LCD Frame



Figure 5-24. Removing the 13.3 Inch LCD

## **5.ASSEMBLY & DISASSEMBLY**

#### 5.2.8 INVERTER BOARD

3. For 13.3 inch LCD:

To remove the inverter/LED board at the bottom side of the LCD, remove one screw and unplug the connectors from the board.

#### **REASSEMBLY**

- 1. Reconnect the connector. Fit the inverter/LED board back into place and secure with according number of screw.(fig 5-25,5-26)
- 2. Place the LCD frame back to the housing.(fig 5-21,5-23)



Figure 5-25. Removing the Inverter and LED Board for 12.1 Inch LCD

#### 5.2.9 KEYBOARD

#### **DISASSEMBLY**

- 1. Remove the base unit cover. (See section 5.2.6 Disassembly steps 1 to 2.)
- 2. Lift the keyboard and unplug the keyboard cable from the system board.

- 1. Reconnect the keyboard cable and fit the keyboard back into place.
- 2. Replace the base unit cover. (See section 5.2.6 Reassembly steps 6 to 7.)



Figure 5-26. Removing the Inverter/LED Board for 13.3 Inch LCD

## 5.ASSEMBLY & DISASSEMBLY

#### 5.2.10 HARD DISK DRIVE

#### **DISASSEMBLY**

- 1. Remove the base unit cover. (See section 5.2.6 Disassembly steps 1 to 2.)
- 2. Remove two top screws from the hard disk drive bracket and slide the hard disk drive outwards to unplug the connector.
- 3. To separate the hard disk drive from the bracket, remove four side screws from the bracket.

# 

Figure 5-27. Removing the Hard Disk Drive

- 1. Attach the bracket to the hard disk drive and secure with four screws on both sides.(fig 5-28)
- 2. Plug the hard disk drive connector to the touch-pad board and secure the bracket in place with two screws.(fig 5-27)
- 3. Replace the base unit cover. (See section 2.2.6 Reassembly steps 6 to 7.)





Figure 5-28. Removing the Hard Disk Drive Bracket

## 5.ASSEMBLY & DISASSEMBLY

#### 5.2.11 TOUCHPAD BOARD

#### **DISASSEMBLY**

- 1. Remove the shield plate. (See section 5.2.6 Disassembly steps 1 to 4.)
- 2. Remove the hard disk drive. (See section 5.2.10.)
- 3. Lift the touch-pad board free.

## **REASSEMBLY**

- 1. Fit the touch-pad board into place.(fig 5-29)
- 2. Replace the hard disk drive. (See section 5.2.10 Reassemble.)
- 3. Replace the Shield plate. (See section 5.2.6 Reassembly steps 4 to 7.)

#### 5.2.12 SYSTEM BOARD

#### **DISASSEMBLY**

- 1. Remove all the bottom screws.
- 2. Remove the battery pack.(see section 5.2.1)
- 3. Remove the CD-ROM drive.(see section 5.2.2)
- 4. Remove the CPU and cooling fan assembly.(see section 5.2.3)
- 5. Remove the Fax/ Modem/Data Card if it exists.(see section 5.2.4)
- 6. Remove the LCD assembly.(see section 5.2.6)
- 7. Remove the hard disk drive .(see section 5.2.10)
- 8. Remove the touch-pad board.(see section 5.2.11)
- 9. Unplug the speaker connectors from the system board.
- 10. Remove the base unit rear cover by removing three rear panel screws and one screw inside the modem card compartment.



Figure 5-29. Removing the Touch-pad Board





Figure 5-30. Removing Three Rear Screws and Three Bottom Screws

## 5.ASSEMBLY & DISASSEMBLY

11. Unplug the floppy disk driver cable connector from the system board. Lift the system board free.

- 1. Fit the system board into place.
- 2. Connect the floppy disk drive cable to the system board.(fig 5-31)
- 3. Fit the base unit rear cover into place and secure with three rear screws and three bottom screws.(fig 5-30)



Figure 5-31. Unplugging the Floppy Disk Drive Cable

- 4. Replace the touch-pad board by plugging the connector.(fig 5-29)
- 5. Replace the hard disk with its bracket by plugging the connector to the touch-pad board and securing with two screws.(fig 5-27)
- 6. Connect the speaker connector.
- 7. Attach the LCD assembly to the base unit and secure with four screws.(fig 5-20)
- 8. Replace the two hinge covers.(fig 5-19)
- 9. Fit the shield plate back into place and secure with 14 screws.(fig 5-18)
- 10. Connect the keyboard cable and replace the keyboard.
- 11. Fit the base unit cover into place and secure with six bottom screws.(fig 5-17)
- 12. Replace the CD-ROM drive by sliding it into the compartment, plugging the connector, and secure with one bottom screw.(fig 5-9,5-8)
- 13. Attach the CPU cooling fan to the CPU and secure with two screws, then, fit the CPU assembly into place, secure the three screws, and reconnect the fan power cord.(fig 5-10)
- 14. Replace the CPU compartment cover and secure with four screws.(fig 5-7)
- 15. Replace the Fax/ Modem/Data card and secure with one screw.(fig 5-15)
- 16. Replace the Fax/ Modem/Data card compartment cover and secure with one screw.(fig 5-14)
- 17. Replace the battery pack.(fig 5-6)

## 5.ASSEMBLY & DISASSEMBLY

#### 5.2.13 FLOPPY DISK DRIVE

## **DISASSEMBLY**

- 1. Remove the system board. (See section 5.2.12 Disassembly.)
- 2. Remove the floppy disk drive by first lifting the rear end of the floppy disk drive.

- 1. Connect the floppy disk drive cable to the floppy disk drive and fit the floppy disk drive into place.
- 2. Replace the system board. (See section 5.2.12 Reassembly.)

## 6. 6133 BLOCK DIAGRAM



## 7. MAINTENANCE DIAGNOSTICS

#### 7.1 INTRODUCTION

EVERY TIME THE COMPUTER IS TURNED ON ,THE SYSTEM BIOS RUNS A SERIES OF INTERNAL CHECKS ON THE HARDWARE. THIS POWER-ON SELF TEST (POST) ALLOWS THE COMPUTER TO DETECT PROBLEMS AS EARLY AS THE POWER-ON STAGE. ERROR MESSAGES OF POST CAN ALERT YOU TO THE PROBLEMS OF YOUR COMPUTER.

IF AN ERROR IS DETECTED DURING THESE TESTS, YOU WILL SEE AN ERROR MESSAGE DISPLAYED ON THE SCREEN. IF THE ERROR OCCURS BEFORE THE DISPLAY, THEN THE SCREEN CANNOT DISPLAY THE ERROR MESSAGE. ERROR CODES OR SYSTEM BEEPS ARE USED TO IDENTIFY A POST ERROR THAT OCCURS WHEN THE SCREEN IS NOT AVAILABLE.

THE VALUE FOR THE DIAGNOSTIC POST(378H) IS WRITTEN AT THE BEGINNING OF THE TEST. THEREFORE, IF THE TEST FAIL, THE USER CAN DETERMINE WHERE THE PROBLEM OCCURS BY READING THE LAST VALUE WRITTEN TO POST 378H BY THE PIO DEBUG BOARD PLUG AT PIO PORT.

## 7. MAINTENANCE DIAGNOSTICS

# 7.2 ERROR CODES: FOLLOWING IS A LIST OF ERROR CODES IN SEQUENT DISPLAY ON THE PIO DEBUG BOARD.

| 01h      | Start of BootLoader sEQUence.                                     |
|----------|-------------------------------------------------------------------|
| 02h      | Initialize ChipSet.                                               |
| 03h      | Memory Sizing.                                                    |
| 04h      | Perform conventional RAM(1st 640K) test with crossed-pattern R/W. |
| 05h      | Move BootLoader to the RAM.                                       |
| 06h      | Start point of execution of BootLoader in RAM.                    |
| 07h      | Shadow System BIOS.                                               |
| 08h      | Initialize Clock Synthesizer                                      |
| 09h      | Initialize Audio Controller.                                      |
| 0Ah      | Detect internal ISA MODEM                                         |
| 0Bh      | Proceed with Normal Boot                                          |
| 0Ch      | Proceed with Crisis Boot                                          |
| 0Fh      | DRAM Sizing                                                       |
| 10H      | Initial L1,L2 cache, make stack and diagnose CMOS.                |
| 11H      | Turn off FASTA20 for POST. Reset GDTs, 8259s guickly.             |
| 12H      | Signal Power On Reset at COMS.                                    |
| 13H      | Initialize the Chipset, (SDRAM).                                  |
| 14H      | Search For ISA Bus VGA Adapter                                    |
| 15H      | Reset Counter/Timer 1, exite the RAM.                             |
| 16H      | user register config through CMOS                                 |
| 18H      | Dispatch to 1st 64K RAM Test                                      |
| 19H      | checksum the ROM                                                  |
| 1AH      | Reset PIC's(8259s)                                                |
| 1BH      | Initialize Video Adapter(s)                                       |
|          | Initialize Video (6845 Regs)                                      |
| 1DH      | _                                                                 |
| <b>I</b> | 1                                                                 |

| 1EH | Initialize Monochrome Adapter             |
|-----|-------------------------------------------|
| 1FH | Test 8237A Page Registers                 |
| 20H | Perform Keyboard self test                |
| 21H | Test & Initialize Keyboard Controller     |
| 22H | Check If CMOS Ram Valid                   |
| 23H | Test Battery Fail & CMOS X-SUM            |
| 24H | Test the DMA controllers                  |
| 25H | Initialize 8237A Controller               |
| 26H | Initialize Interrupt Vectors Table.       |
| 27H | RAM Quick Sizing                          |
| 28H | Protected mode entered safely             |
| 29H | RAM test completed                        |
| 2AH | Protected mode exit successful            |
| 2BH | Setup Shadow                              |
| 2CH | Prepare To Initialize Video               |
| 2DH | Search For Monochrome Adapter             |
| 2EH | Search For Color Adapter, VGA Initialize. |
| 2FH | Signon messages displayed                 |
| 30H | Special init of keyboard ctlr             |
| 31H | Test If Keyboard Present                  |
| 32H | Test Keyboard Interrupt                   |
| 33H | Test Keyboard Command Byte                |
| 34H | TEST, Blank and count all RAM             |
| 35H | Protected mode entered safely (2).        |
| 36H | RAM test complete                         |
| 37H | Protected mode exit successful            |
|     |                                           |

## 7. MAINTENANCE DIAGNOSTICS

| 38H  | Update Keyboard output port to disable gate of A20 |  |  |  |
|------|----------------------------------------------------|--|--|--|
| 39H  | Setup Cache Controller                             |  |  |  |
| 3AH  | Test If 18.2Hz Periodic Working                    |  |  |  |
| 3BH  | Initialize BIOS Data Area at 40:0.                 |  |  |  |
| 3CH  | Initialize the hardware interrupt vector table     |  |  |  |
| 3DH  | Search and Init the Mouse                          |  |  |  |
| _3EH | Update NumLock status                              |  |  |  |
| 3FH  | OEM initialization of COMM and LPT ports           |  |  |  |
| 40H  | Configure the COMM and LPT ports                   |  |  |  |
| 41H  | Initialize the floppies                            |  |  |  |
| 42H  | Initialize the hard disk                           |  |  |  |
| 43H  | OEM's init of PM with USB                          |  |  |  |
| 44H  | Initialize additional ROMs                         |  |  |  |
| 45H  | Update NUMLOCK status                              |  |  |  |
| 46H  | Test For Coprocessor Installed                     |  |  |  |
| 47H  | OEM's init of Power Management, (check SMI)        |  |  |  |
| 48H  | OEM functions before boot (PCMCIA, CardBus)        |  |  |  |
| 49H  | Dispatch To Operation System Boot                  |  |  |  |
| 4AH  | Jump Into Bootstrap Code                           |  |  |  |

#### PIO PORT (378H) DIAGNOSTIC TOOLS





# 8. TROUBLE SHOOTING

| 8.1 NO POWER                    | 8.10 CD-ROM DRIVE TEST ERROR |  |
|---------------------------------|------------------------------|--|
| 8.2 NO DISPLAY                  | 8.11 HARD DRIVE TEST ERROR   |  |
| 8.3 VGA CONTROLLER FAILURE      | 8.12 USB PORT TEST ERROR     |  |
| 8.4 LCD NO DISPLAY              | 8.13 SIO PORT TEST ERROR     |  |
| 8.5 EXTERNAL MONITOR NO DISPLAY | 8.14 PIO PORT TEST ERROR     |  |
| 8.6 MEMORY TEST ERROR           | 8.15 AUDIO FAILURE           |  |
| 8.7 KEYBOARD TEST ERROR         |                              |  |
| 8.8 TRACK PAD TEST ERROR        |                              |  |
| 8.9 DISKETTE DRIVE TEST ERROR   |                              |  |

## 8.1 NO POWER:

WHEN THE POWER BUTTON IS PRESSED, NOTHING HAPPENS ,POWER INDICATOR DOES NOT LIGHT UP.

- 1. CHECK AC ADAPTOR
- 2. CHECK BATTERY



## **8.1 NO POWER:**

WHEN THE POWER BUTTON IS PRESSED, NOTHING HAPPENS, POWER INDICATOR DOES NOT LIGHT UP.



## **8.1 NO POWER:**

WHEN THE POWER BUTTON IS PRESSED, NOTHING HAPPENS ,POWER INDICATOR DOES NOT LIGHT UP.



## 8.2 NO DISPLAY

THERE IS NO DISPLAY ON BOTH LCD AND MONITOR



## 8.2 NO DISPLAY

\*\*\*\*\*SYSTEM CLOCK CHECK \*\*\*\*\*



## 8.3 VGA CONTROLLERFAILURE

THERE IS NO DISPLAY ON BOTH LCD AND MONITOR ALTHOUGH POWER-ON-SELF-TEST IS PASSED.



## 8.3 VGA CONTROLLERFAILURE

THERE IS NO DISPLAY ON BOTH LCD AND MONITOR ALTHOUGH POWER-ON-SELF-TEST IS PASSED.





ONE OF THE FOLLOWING PARTS ON THE MOTHER-BOARD MAY BE DEFECTIVE, USE AN OSCILLOSCOPE TO CHECK THE FOLLOWING SIGNAL OR REPLACE THE PARTS ONE AT A TIME AND TEST AFTER EACH REPLACEMENT.

| PARTS: | SIGNALS:     |            |            |
|--------|--------------|------------|------------|
| U10    | G_AD[0:31]   | G_PIPE#    | VMD[0:63   |
| U17    | G_DEVSEL#    | G_GNT#     | VMA[0:10]  |
| U505   | G_IRDY#      | G_ST[0:2]  | VDOM#[0:7] |
| U506   | G_C/BE#[0:3] | G_SBA[0:7] | VMCKE      |
|        | G_PAR        | G_RBF#     | VCS#0      |
|        | G_REQ#2      | G_ADSTBA   | VRAS#0     |
|        | G_TRDY#      | G_ADSTBB   | VCAS#0     |
|        | G_STOP#      | G_SBSTB    | VWE#       |
|        | CLKAGP       | VDSF       | VMCLK      |

## 8.4 LCD NO DISPLAY

THE LCD SHOWS NOTHING OR ABNORMAL PICTURE, BUT IT IS OK FOR EXTERNAL MONITOR.



#### 8.4 LCD NO DISPLAY

THE LCD SHOWS NOTHING OR ABNORMAL PICTURE, BUT IT IS OK FOR EXTERNAL MONITOR.



## 8.5 EXTERNAL MONITOR NO DISPLAY

THE CRT MONITOR SHOWS NOTHING OR ABNORMAL COLOR, BUT IT IS OK FOR LCD.



## 8.5 EXTERNAL MONITOR NO DISPLAY

THE CRT MONITOR SHOWS NOTHING OR ABNORMAL COLOR, BUT IT IS OK FOR LCD.



## 8.6 MEMORY TEST ERROR

EITHER ON BOARD OR EXTEND SDRAM ,THE ERROR CODE SHOWN ON THE PIO DEBUG BOARD IS MEAN MEMORY ERROR AND SYSTEM HANGS UP.



## 8.6 MEMORY TEST ERROR

EITHER ON BOARD OR EXTEND SDRAM ,THE ERROR CODE SHOWN ON THE PIO DEBUG BOARD IS MEAN MEMORY ERROR AND SYSTEM HANGS UP.



## 8.7 KEYBOARD TEST ERROR

ERROR MESSAGE OF KEYBOARD FAILURE IS SHOWN OR ANY KEY DOESN'T WORK.



#### 8.7 KEYBOARD TEST ERROR

ERROR MESSAGE OF KEYBOARD FAILURE IS SHOWN OR ANY KEY DOESN'T WORK.



## 8.8 TRACK PAD TEST ERROR

AN ERROR MESSAGE IS SHOWN WHEN TOUCH-PAD IS ENABLED.



## 8.8 TRACK PAD TEST ERROR

AN ERROR MESSAGE IS SHOWN WHEN TOUCH-PAD IS ENABLED.



## 8.9 DISKETTE DRIVE TEST ERROR

AN ERROR MESSAGE IS SHOWN WHEN READING/ WRITING DATA FROM/TO DISKETTE DRIVE.



#### 8.9 DISKETTE DRIVE TEST ERROR

AN ERROR MESSAGE IS SHOWN WHEN READING/ WRITING DATA FROM/TO DISKETTE DRIVE.



## 8.10 CD-ROM DRIVE TEST ERROR

AN ERROR MESSAGE IS SHOWN WHEN READING DATA FROM CD-ROM DRIVE.



#### 8.10 CD-ROM DRIVE TEST ERROR

AN ERROR MESSAGE IS SHOWN WHEN READING GATA FROM CD-ROM DRIVE.



#### 8.11 HARD DRIVE TEST ERROR

EITHER AN ERROR MESSAGE IS SHOWN, OR THE DRIVER MOTOR CONTINUES SPINNING, WHILE READING DATA IS FROM OR WRITING DATA IS TO HARD DRIVE.



#### 8.11 HARD DRIVE TEST ERROR

EITHER AN ERROR MESSAGE IS SHOWN, OR THE DRIVER MOTOR CONTINUES SPINNING, WHILE READING DATA IS FROM OR WRITING DATA IS TO HARD DRIVE.



#### 8.12 USB PORT TEST ERROR

AN ERROR OCCURS WHEN A USB I/O DEVICE IS INSTALLED.



#### 8.12 USB PORT TEST ERROR

AN ERROR OCCURS WHEN A USB I/O DEVICE IS INSTALLED.



#### 8.13 SIO PORT TEST ERROR

AN ERROR OCCURS WHEN A MOUSE OR OTHER I/O DEVICE IS INSTALLED.



#### 8.13 SIO PORT TEST ERROR

AN ERROR OCCURS WHEN A MOUSE OR OTHER I/O DEVICE IS INSTALLED.



#### 8.14 PIO PORT TEST ERROR

WHEN A PRINT COMMAND IS ISSUED, PRINTER PRINTS NOTHING OR GARBAGE.



|         | PIN DEFINITION OF PIO PORT |                                 |            |      |                  |  |  |
|---------|----------------------------|---------------------------------|------------|------|------------------|--|--|
| PIN 1   | STB                        | STROBE SIGNAL                   | PIN 14     | AFD  | AUTO LINE FEED   |  |  |
| PIN 2-9 | D0 - D7                    | PARALLEL PORT DATA BUS D0 TO D7 | PIN 15     | ERR  | ERROR AT PRINTER |  |  |
| PIN 10  | ACK                        | ACKNOWLEDGE HANDSHANK           | PIN 16     | INIT | INITIATE OUTPUT  |  |  |
| PIN 11  | BUSY                       | BUSY SIGNAL                     | PIN 17     | SLIN | PRINTER SELECT   |  |  |
| PIN 12  | PE                         | PAPER END                       | PIN 18-25: | SI   | GNAL GROUND      |  |  |
| PIN 13  | SLCT                       | PRINTER SELECTED                |            |      |                  |  |  |

| LOOPBACK CONNECTOR FOR PIO TEST: |                                  |           |       |  |  |
|----------------------------------|----------------------------------|-----------|-------|--|--|
| PIN 1, 13                        | SHORT                            | PIN 10,16 | SHORT |  |  |
| PIN 2, 15                        | SHORT                            | PIN 11,17 | SHORT |  |  |
| PIN 12, 14                       | SHORT                            |           |       |  |  |
| LOOPBAC                          | LOOPBACK CONNECTOR FOR EPP TEST: |           |       |  |  |
| PIN 1, 2, 4,                     | PIN 1, 2, 4, 6, 8 SHORT          |           |       |  |  |
| PIN 3, 5, 7,                     | SHORT                            |           |       |  |  |
| PIN 18, 19,                      | SHORT                            |           |       |  |  |

#### 8.14 PIO PORT TEST ERROR

WHEN A PRINT COMMAND IS ISSUED, PRINTER PRINTS NOTHING OR GARBAGE.



#### 8.15 AUDIO FAILURE

NO SOUND FROM SPEAKER AFTER AUDIO DRIVER IS INSTALLED.



#### 8.15 AUDIO FAILURE

NO SOUND FROM SPEAKER AFTER AUDIO DRIVER IS INSTALLED.





**TROUBLESHOOTING** 



CHECK THE FOLLOWING PARTS FOR COLD SOLDER OR ONE OF THE FOLLOWING PARTS ON THE MOTHERBOARD MAY BE DEFECTIVE, USE AN OSCILLOSCOPE TO CHECK THE FOLLOWING SIGNAL OR REPLACE THE PARTS ONE AT A TIME AND TEST AFTER EACH REPLACEMENT.

| 1.IF NO SOUND CAUSE OF LINE OUT, CHECK THE FOLLOWING PARTS & SIGNALS:                |    | 2.IF NO SOUND CAUSE OF MIC, CHECK THE FOLLOWING PARTS & SIGNALS: |                  | 3.IF NO SOUND CAUSE OF CD-ROM, CHECK THE FOLLOWING PARTS & SIGNALS: |                                |
|--------------------------------------------------------------------------------------|----|------------------------------------------------------------------|------------------|---------------------------------------------------------------------|--------------------------------|
| PARTS: SIGNA<br>U7,U4 AOUT<br>L506,L508 AOUT<br>C1,C2<br>R502,R510<br>VR1<br>C14,C13 | _R |                                                                  | SIGNALS:<br>MIC1 | PARTS:<br>U28,U7<br>C93,C99<br>R94,R96<br>J508                      | SIGNALS:<br>CDROM_L<br>CDROM_R |

| PART_NO      | DESCRIPTION                      | LOCATION |
|--------------|----------------------------------|----------|
| 526266610065 | NBX;6133/T2XA/XXA/3EN1/LXDN4     |          |
| 416266610004 | NB PLATFORM;SANYO,TFT,12.1",6133 |          |
| 411666100001 | PWA;PWA-6133,MOTHER BD,12.1"     |          |
| 225665500001 | TAPE;INSULATION,AC04,25M*6MM,503 |          |
| 242600000001 | LABEL;PAL,20*5MM,COMMON          |          |
| 242600000145 | LABEL;10*10,BLANK,COMMON         |          |
| 242600000364 | LABEL;BLANK,6*6MM,HI-TEMP        |          |
| 242600000170 | LABEL;PCMCIA CARD WORKS/95 EN    |          |
| 242600000195 | LABEL;PENTIUM-BP,SYSTEMSOFT BIOS |          |
| 340666100002 | SHIELD ASSY;BOTTOM,CASE KIT,6133 |          |
| 340666100003 | BRKT ASSY;I/O,6133               |          |
| 341665400005 | SPRING;DC JACK, VENUS            |          |
| 341665400006 | SHIELD;AUDIO,VENUS               |          |
| 341666200013 | SHIELD;PCMCIA,M/B,NV             |          |
| 341665400010 | FINGERS;I/O BRKT,VENUS           |          |
| 344600000225 | IC CARD CON PART;72P*2,6033      |          |
| 345665400013 | GASKET;USB,VENUS                 |          |
| 345665400029 | GASKET;1*5*10MM,VENUS            |          |
| 345665400036 | CONDUCTIVE TAPE;TOUCH PAD/166,VE |          |
| 346666100006 | INSULATOR;I/O PANEL,6133         |          |
| 346665400019 | THERMAL PAD;20*20*.5,VENUS       |          |
| 346665400025 | INSULATOR;SW BD CON.,VENUS       |          |
| 346665400029 | INSULATOR;AUDIO,VENUS            |          |
| 346666100003 | INSULATOR;PCMCIA,6133            |          |
| 361200002001 | FLUX;3961-E,LOW SOLIDS,NO CLEAN  |          |
| 361200002002 | THINNER;#111B,KESTER             |          |
| 361400003028 | SHIN-ETSU;KE45WS RTV SILICON,350 |          |
| 365250000010 | SOLDER BAR;63/37 ALLOY 1KG/BAR   |          |
| 365350000002 | SOLDER WIRE;63/37FLUX%1.2 DIA.64 |          |
| 370102010302 | SPC-SCREW;M2L3,NIW,K-HD,736      |          |

| PART_NO      | DESCRIPTION                      | LOCATION          |
|--------------|----------------------------------|-------------------|
| 370102610401 | SPC-SCREW;M2.6L4,NIB,727,NLK     |                   |
| 371102610401 | SCREW;M2.6L4,FLT(+),NIW          |                   |
| 312271006152 | EC;100U ,10V,M,RA,D6.3*9.8,OS-CO | PC503,505,525     |
| 312271006350 | EC;100U ,25V,20%,RA,6.3*7,-40~10 | PC501,502,508,511 |
| 312272206152 | EC;220U ,4V ,M,RA,D8*5,OS-CON    | PC504,PC522       |
| 312273306151 | EC;330U ,6.3V,20%,RA,D10,W/OS-CO | PC507,515,524     |
| 312273306154 | EC;330U ,4V ,+-20%,100*5,SP.OS-  | PC526             |
| 313000020110 | CHOKE COIL;8uH,12.5TS,D0.8,55130 | PL506             |
| 313000020148 | CHOKE;15UH,D.7*16T/.2*32,55130,T | PT502             |
| 313000020114 | CHOKE COIL;15uH,16.5TS,D0.8,5513 | PL507             |
| 313000020153 | CHOKE;75uH,20%,D0.6,55130,H=14MM | PL505             |
| 291000020404 | CON;HDR,SHROUD,4P*1,2,R/A,USB,BE | J3                |
| 331650037002 | IC SOCKET;370P,ZIF,ZIFPGA370     | U502              |
| 331840005008 | CON;STEREO JACK,5P,R/A,D3.6,2H7. | J1,2              |
| 331910003003 | CON;POWER JACK,3P,16VDC/3A       | PJ501             |
| 337030105013 | SW;TOGGLE,SPST,5V/1mA            | SW1               |
| 337120124001 | SW;DIP,SPST,2P,25VDC,24MA,HDK632 | SW501             |
| 411666100003 | PWA;PWA-6133,V0 MOTHER BD,SMT,12 |                   |
| 274013276103 | XTAL;32.768KHZ,30PPM,12.5PF,CM20 | X1                |
| 271045257101 | RES;.025 ,1W ,1% ,2512,SMT       | PR510             |
| 271002000301 | RES;0 ,1/10W,5% ,0805,SMT        | L26               |
| 271071101101 | RES;100 ,1/16W,1% ,0603,SMT      | R554              |
| 271002102301 | RES;1K ,1/10W,5% ,0805,SMT       | PR7               |
| 271002103301 | RES;10K ,1/10W,5% ,0805,SMT      | PR24              |
| 271002472301 | RES;4.7K ,1/10W,5% ,0805,SMT     | PR4,6,509         |
| 271012000301 | RES;0 ,1/8W,5% ,1206,SMT         | R168              |
| 271013478301 | RES;4.7 ,1/4W,5% ,1206,SMT       | R180,179          |
| 271045207101 | RES;.02 ,1W ,1% ,2512,SMT        | PR9,55,502        |
| 271071100302 | RES;10 ,1/16W,5% ,0603,SMT       | R602              |
| 271071000002 | RES;0 ,1/16W,0603,SMT            | R67,194,202,613   |

| PART_NO      | DESCRIPTION                  | LOCATION         |
|--------------|------------------------------|------------------|
| 271071101301 | RES;100 ,1/16W,5% ,0603,SMT  | R107,117,563,141 |
| 271071102102 | RES;1K ,1/16W,1% ,0603,SMT   | PR56,57          |
| 271071102302 | RES;1K ,1/16W,5% ,0603,SMT   | R69,111,193      |
| 271071102311 | RES;102K ,1/16W,1% ,0603,SMT | PR26             |
| 271071103101 | RES;10K ,1/16W,1% ,0603,SMT  | PR18,21,27,513   |
| 271071103302 | RES;10K ,1/16W,5% ,0603,SMT  |                  |
| 271071104101 | RES;100K ,1/16W,1% ,0603,SMT | PR29,43,44,515   |
| 271071105101 | RES;1M ,1/16W,1% ,0603,SMT   | PR48,R166        |
| 271071105301 | RES;1M ,1/16W,5% ,0603,SMT   | PR37,R140        |
| 271071118211 | RES;11.8K,1/16W,1%,0603,SMT  | PR54             |
| 271071118311 | RES;118K ,1/16W,1% ,0603,SMT | PR20             |
| 271071121111 | RES;1.21K,1/16W,1%,0603,SMT  | PR12             |
| 271071121211 | RES;12.1K,1/16W,1% ,0603,SMT | PR46             |
| 271071124311 | RES;124K ,1/16W,1% ,0603,SMT | PR512            |
| 271071153301 | RES;15K ,1/16W,5% ,0603,SMT  | R70,75,78,82     |
| 271071180301 | RES;18 ,1/16W,5% ,0603,SMT   | R103,556,559,568 |
| 271071151302 | RES;150 ,1/16W,5% ,0603,SMT  |                  |
| 271071203101 | RES;20K ,1/16W,1% ,0603,SMT  | R582,9,23        |
| 271071221301 | RES;220 ,1/16W,5% ,0603,SMT  | R41,191          |
| 271071221302 | RES;22 ,1/16W,5% ,0603,SMT   | R60-66,97,165    |
| 271071222302 | RES;2.2K ,1/16W,5% ,0603,SMT | R42,87,509,510   |
| 271071223302 | RES;22K ,1/16W,5% ,0603,SMT  | R32              |
| 271071224301 | RES;220K ,1/16W,5% ,0603,SMT | R142             |
| 271071204101 | RES;200K ,1/16W,1% ,0603,SMT | R598             |
| 271071237311 | RES;237K ,1/16W,1% ,0603,SMT |                  |
| 271071249211 | RES;24.9K,1/16W,1%,0603,MST  | PR58,59          |
| 271071261311 | RES;261K ,1/16W,1% ,0603,SMT |                  |
| 271071270301 | RES;27 ,1/16W,5% ,0603,SMT   | R74,77           |
| 271071271301 | RES;270 ,1/16W,5% ,0603,SMT  |                  |
| 271071273301 | RES;27K ,1/16W,5% ,0603,SMT  | R13,27           |

| PART_NO      | DESCRIPTION                  | LOCATION           |
|--------------|------------------------------|--------------------|
| 271071301211 | RES;30.1K,1/16W,1% ,0603,SMT | PR23,30            |
| 271071301311 | RES;301K ,1/16W,1% ,0603,SMT | R580               |
| 271071221111 | RES;2.21K,1/16W,1% ,0603,SMT | PR10,11            |
| 271071330302 | RES;33 ,1/16W,5% ,0603,SMT   |                    |
| 271071333301 | RES;33K ,1/16W,5% ,0603,SMT  | R35,36             |
| 271071402311 | RES;402K ,1/16W,1% ,0603,SMT | PR41               |
| 271071442011 | RES;442 ,1/16W,1% ,0603,SMT  | R531,528           |
| 271071470301 | RES;47 ,1/16W,5% ,0603,SMT   |                    |
| 271071471302 | RES;470 ,1/16W,5% ,0603,SMT  | R4,33,175          |
| 271071472302 | RES;4.7K ,1/16W,5% ,0603,SMT |                    |
| 271071473301 | RES;47K ,1/16W,5% ,0603,SMT  | R100,565,PR32      |
| 271071474301 | RES;470K ,1/16W,5% ,0603,SMT | R5,112,127,143,169 |
| 271071499111 | RES;4.99K,1/16W,1%,0603,SMT  | R178               |
| 271071511111 | RES;5.11K,1/16W,1% ,0603,SMT | PR49               |
| 271071510301 | RES;51 ,1/16W,5% ,0603,SMT   | R7                 |
| 271071514301 | RES;510K ,1/16W,5% ,0603,SMT | PR35,511           |
| 271071562301 | RES;5.6K ,1/16W,5% ,0603,SMT | R89,106            |
| 271071562311 | RES;562K ,1/16W,1% ,0603,SMT | PR52               |
| 271071564301 | RES;560K ,1/16W,5% ,0603,SMT | R6                 |
| 271071565301 | RES;5.6M ,1/16W,5% ,0603,SMT | PR34               |
| 271071205311 | RES;205K ,1/16W,1% ,0603,SMT | PR51               |
| 271071593101 | RES;59K ,1/16W,1% ,0603,SMT  | PR25               |
| 271071681301 | RES;680 ,1/16W,5% ,0603,SMT  | R8,11,114,538      |
| 271071682101 | RES;6.8K ,1/16W,1% ,0603,SMT | R34                |
| 271071750101 | RES;75 ,1/16W,1% ,0603,SMT   | R31,550            |
| 271071822301 | RES;8.2K ,1/16W,5% ,0603,SMT | R577               |
| 271071976211 | RES;97.6K,1/16W,1%,0603,SMT  | PR53               |
| 271071412311 | RES;412K ,1/16W,1% ,0603,SMT | PR50               |
| 271072151101 | RES;150 ,1/10W,1% ,0603,SMT  | R22,551            |
| 271072392211 | RES;39.2K,1% ,1/10W,0603,SMT | PR514              |

| PART_NO      | DESCRIPTION                      | LOCATION             |
|--------------|----------------------------------|----------------------|
| 271086057101 | RES;.005 ,2W ,1% ,7520,SMT       | PR15                 |
| 271571000301 | RP;0*8 ,16P ,1/16W,5% ,1606,SM   | RP54,62              |
| 271571180301 | RP;18*8 ,16P ,1/16W,5% ,1606,SM  | RP40,42,43,46,49-52  |
| 271571330301 | RP;33*8 ,16P ,1/16W,5% ,1606,SM  |                      |
| 271571470301 | RP;47*8 ,16P ,1/16W,5% ,1606,SM  |                      |
| 271571560302 | RP;56*8 ,16P,1/16W,5% ,1606,SMT  | RP501-510,513-515    |
| 271611470301 | RP;47*4 ,8P ,1/16W,5% ,0612,SMT  |                      |
| 271611102301 | RP;1K*4 ,8P ,1/16W,5% ,0612,SMT  | RP5                  |
| 271611103301 | RP;10K*4 ,8P ,1/16W,5% ,0612,SMT | RP6,3                |
| 271611104301 | RP;100K*4,8P ,1/16W,5% ,0612,SMT | PRP501               |
| 271611220301 | RP;22*4 ,8P ,1/16W,5% ,0612,SMT  | RP60,44              |
| 271611330301 | RP;33*4 ,8P ,1/16W,5% ,0612,SMT  | RP14,28              |
| 271611472301 | RP;4.7K*4,8P ,1/16W,5% ,0612,SMT | RP517                |
| 271611750301 | RP;75*4 ,8P ,1/16W,5% ,0612,SMT  | RP10                 |
| 271621103303 | RP;10K*8 ,10P,1/16W,5% ,1206,SMT | RP7,11,16,30,31,37   |
| 271621472303 | RP;4.7K*8,10P,1/16W,5% ,1206,SMT | RP1,2,4,39,48        |
| 271621473301 | RP;47K*8 ,10P,1/16W,5% ,1206,SMT | RP38,47,57,58,61,526 |
| 271621560302 | RP;56*4 ,8P ,1/16W,5% ,1206,SMT  | RP516                |
| 271621822301 | RP;8.2K*8,10P,1/16W,5% ,1206,SMT | RP521,523,524,59     |
| 272001105403 | CAP;1U ,10%,10V,0805,X7R,SMT     | C521-525,531,538,539 |
| 272002105701 | CAP;1U ,CR,16V ,-20+80%,0805,SM  | PC12,19,30,38,516    |
| 272002474401 | CAP;.47U ,CR,16V ,10%,0805,X7R,S | C201,204             |
| 272011475401 | CAP;4.7U ,10%,10V ,1206,X7R,SMT  | C526,530,536,537,542 |
| 272012225702 | CAP;2.2U ,CR,16V ,+80-20%,1206,Y | C13-15,98,114,182    |
| 272012475701 | CAP;4.7U ,CR,16V ,+80-20%,1206,Y |                      |
| 272021106501 | CAP;10U ,10V ,20%,1210,X7R,SMT   | PC10,13,15,34        |
| 272022106701 | CAP;10U ,16V,+80-20%,1210,Y5V,S  | C6,58,63,121,135,138 |
| 272041226501 | CAP;22U ,CR,10V ,20%,1812,X7R,S  | C56,585              |
| 272043106501 | CAP;10U ,CR,25V ,20%,1812,Y5U,S  | PC39,531,536,46      |
| 272063226501 | CAP;22U ,25V ,20% ,2220 ,Y5U,SMT | PC17                 |

| PART_NO      | DESCRIPTION                      | LOCATION             |
|--------------|----------------------------------|----------------------|
| 272071105701 | CAP;1U ,CR,10V ,80-20%,0603,Y5   |                      |
| 272072104402 | CAP;.1U ,CR,16V,10%,0603,X7R,SM  | C504,508,510,512-514 |
| 272072224701 | CAP;.22U ,16V ,+80-20%,0603,Y5V, | C649,547             |
| 272072473401 | CAP;.047U,16V,10%,0603,Y5V,SMT   | C31,43               |
| 272073104501 | CAP;.1U ,25V,20%,0603,SMT        | C10-12,18-21,44,46   |
| 272073180401 | CAP;18P ,CR,25V ,10%,0603,NPO,S  |                      |
| 272073330701 | CAP;33P ,25V ,+80-20%,0603,SMT   |                      |
| 272075100701 | CAP;10P ,50V ,+80-20%,0603,SMT   |                      |
| 272075101701 | CAP;100P ,50V ,+80-20%,0603,SMT  |                      |
| 272075102403 | CAP;1000P,CR,50V,10%,0603,X7R,SM | C4,17,23,32,37,103   |
| 272075103702 | CAP;.01U ,50V,+80-20%,0603,SMT   |                      |
| 272075220301 | CAP;22P ,50V ,5% ,0603,COG,SMT   | C65,74,654,655       |
| 272075222701 | CAP;2200P,50V,+80-20%,0603,SMT   | C213                 |
| 272075470701 | CAP;47P ,50V ,+80-20%,0603,SMT   | C22,25,26,676        |
| 272075471401 | CAP;470P ,50V,10%,0603,SMT       | C45                  |
| 272431227504 | CAP;220U ,4V ,20%,7343,POSCAP,SM | PC509,510,517,521    |
| 272602107501 | EC;100U,16V,M,6.3*5.5,-55+85'C,S | C9                   |
| 272601476501 | EC;47U ,6.3V,M,5*5.5,-40+85',SM  | C1,2                 |
| 272625101401 | CP;100P*4,8P,50V,10%,1206,NPO,S  |                      |
| 272625470401 | CP;47P*4 ,8P,50V ,10%,1206,NPO,S | CA7,501,502          |
| 273000051001 | INDUCTOR;22UH,110mA,3225,SMT     | L29                  |
| 273000150009 | FERRITE CHIP;30OHM/100MHZ,2012,S | L1,3,4,9,16,20,23    |
| 273000130001 | FERRITE CHIP;120OHM/100MHZ,1608, | L2,6,11,12,501-503   |
| 273000130002 | FERRITE CHIP;80OHM/100MHZ,1608,S | L22,511-513,13       |
| 273000130006 | FERRITE CHIP;600OHM/100MHZ,.2A,1 | L5,7,8,10,15,17      |
| 273000130019 | FERRITE CHIP;120OHM/100MHZ,1608, | L14,19,21,24,25,518  |
| 273000150002 | FERRIET CHIP;120OHM/100MHZ,2012, | L28,30,31,33,34      |
| 273000150013 | FERRITE CHIP;120OHM/100MHZ,2012, |                      |
| 273000500015 | CHOKE COIL;50UH(REF),D.4*2,5.5T, | PT501                |
| 273000500012 | CHOKE COIL;10UH,4.7A,5.7MM,SMT   | PL501                |

| PART_NO      | DESCRIPTION                      | LOCATION     |
|--------------|----------------------------------|--------------|
| 273000610008 | FERRITE ARRAY;120OHM/100MHZ,TKIN | FA1-5,501    |
| 282574014004 | IC;74AHC14,HEX INVERTER,TSSOP,14 | U22          |
| 282074338402 | IC;74CBTD3384,10 BIT BUS SW,TSOP | U23          |
| 282674008001 | IC;74AHCT08,2I/P AND GATE,TSSOP, | U20          |
| 282574164002 | IC;74VHC164,SIPO REGISTER,TSSOP, | U24          |
| 284501225001 | IC;PCI1225PDV,PCI/CARDBUS,LQFP,2 | U27          |
| 283766610001 | IC;SDRAM,1M*16*4-100,TSOP,54P,61 | U13,18,25,30 |
| 286300809003 | IC;ADM809,RESET CIRCUIT,4.38V,SO | U28          |
| 284182371005 | IC;FW82371EB,PIIX4E,PCI/ISA,BGA3 | U8           |
| 286300809002 | IC;MAX809,RESET CIRCUIT,2.9V,SOT | U34          |
| 284500003007 | IC;3D RAGE LT PRO,AGP,BGA,328P,J |              |
| 284104011001 | IC;W40S11-02,SDRAM BUFFER,SSOP,2 | U29          |
| 284501021002 | IC;ADM1021,TEMPERATURE MTR,SSOP1 | U6           |
| 286302206001 | IC;TPS2206,CARDBUS PWR CTLR,SSOP | U32          |
| 284501284001 | IC;PAC1284-01Q,TERMIN. NETWK,QSO | U3,2         |
| 286302951015 | IC;LP2951ACM,VOLTAGE REGULATOR,S | U33          |
| 284504280001 | IC;CS4280-CQ,PCI AUDIO,TQFP,128P | U11          |
| 284504297001 | IC;CS4297,AUDIO CODEC,TQFP,48P   | U7           |
| 284582443010 | IC;FW82443BX,HOST BRIDG,BGA492,6 | U17          |
| 283866610001 | IC;SGRAM,512K*32-100,TQFP,100P,6 | U505,506     |
| 284597338001 | IC;PC97338VJG,SUPER I/O,TQFP,100 | U16          |
| 288003600001 | FIR;HSDL3600#007,FRONT VIEW,10P, | U508         |
| 286100202001 | IC;TPA0202,AUDIO AMP,2W,TSSOP,24 | U4           |
| 286133078001 | IC;MC33078D,LOW NOISE OP AMP.,SO | U5           |
| 284583434001 | IC;H8/F3434,KBD CTLR,TQFP,100P   |              |
| 242600000145 | LABEL;10*10,BLANK,COMMON         |              |
| 361200003025 | SOLDER PASTE;RMA-010-FP          |              |
| 286203311001 | IC;ADM3311E,RS-232,TSSOP,28P     | U1           |
| 274011431408 | XTAL;14.318M,50PPM,32PF,7*5,4P,S | X2           |
| 286300431011 | IC;SC431CSK5,.5%,ADJ REG,SOT23   | PQ3,12,19    |

| PART_NO      | DESCRIPTION                      | LOCATION             |
|--------------|----------------------------------|----------------------|
| 274012457405 | XTAL;24.576M,50PPM,16PF,7*5,4P,S | X3                   |
| 286300594001 | IC;TL594C,PWM CONTROL,SO,16P     | PU5                  |
| 274012949401 | XTAL;29.498928MHZ,30PPM,20PF,4P, | X501                 |
| 274011600407 | XTAL;16MHZ,30PPM,16PF,7*5,4P,SMT | X502                 |
| 286303032001 | IC;SB3032P,PWM CTLR,SO,16P       | PU7,502              |
| 286100393004 | IC;LMV393,DUAL COMPARTOR,SSOP,8P | PU8,9                |
| 286303052001 | IC;SB3052P,PWM CTRL,SSOP,28P     | PU501                |
| 272075391301 | CAP;390P ,CR,50V,5%,0603,NPO,SMT | C64,75,97            |
| 286317812001 | IC;HA178L12UA,VOLT REGULATOR,SC- | PU2                  |
| 271071104302 | RES;100K ,1/16W,5% ,0603,SMT     | R2,3,39,50,51,129    |
| 286500137001 | IC;W137,CLOCK GENERATOR,SSOP,28P | U9                   |
| 288100020002 | DIODE;RLZ2.0B,ZENER,2.02-2.2,5%, | PD510                |
| 288100024002 | DIODE;RLZ24D,ZENER,23.63V,5%,SMT | PD1                  |
| 288100027001 | DIODE;RLZ2.7B,ZENER,2.6-2.91,5%, | PD6                  |
| 288100054001 | DIODE;BAT54,30V,200mA,SOT-23     | D11,8                |
| 288100054002 | DIODE;BAT54C,SCHOTTKY DIODE,SOT2 | D13,17               |
| 288100056001 | DIODE;RLZ5.6B,ZENER,5.6V,5%,LL34 | PD7                  |
| 288100056003 | DIODE;BAW56,70V,215MA,SOT-23     | D9,14                |
| 288100073002 | DIODE;SFPJ-73,DC2010,30V,3A,SMT  | PD4,5,10,506,507     |
| 288100099001 | DIODE;BAV99,70V,450MA,SOT-23     | D10,12               |
| 288100202001 | DIODE;DAN202K,80V,SWITCH,SMT     | PD502                |
| 288100701002 | DIODE;BAV70LT1,70V,225MW,SOT-23  | D501                 |
| 288101004024 | DIODE;EC10QS04,RECT,40V,1A,CHIP, | PD9                  |
| 288104148001 | DIODE;RLS4148,200MA,500MW,MELF,S | D1,15,16,PD11,12,503 |
| 288200144001 | TRANS;DTC144WK,NPN,SMT           |                      |
| 288200144002 | TRANS;DTA144WK,PNP,SMT           | PQ13                 |
| 288200144003 | TRANS;DTC144TKA,N-MOSFET,SOT-23  |                      |
| 288200352001 | TRANS;NDS352P,DMOS,TO-236AB      | Q9.503,505           |
| 288202222001 | TRANS;MMBT2222AL,NPN,TO236AB     | PQ505                |
| 288202301001 | TRANS;SI2301DS,P-MOSFET,SOT-23   | Q20                  |

| PART_NO      | DESCRIPTION                      | LOCATION           |
|--------------|----------------------------------|--------------------|
| 288202302001 | TRANS;SI2302DS,N-MOSFET,SOT-23   | Q5,15,22,23,PQ10   |
| 288204603001 | TRANS;SPB46N03L,30V46A,N-CH,TO26 | PQ503              |
| 288203904010 | TRANS;MMBT3904L,NPN,Tr35NS,TO236 | Q17,2              |
| 288204832001 | TRANS;SI4832DY,N-MOSFET,.028OHM, | PQ4,504            |
| 288204416001 | TRANS;Si4416DY,N-MOSFET,.028OHM, | PQ1,9,501          |
| 288204835001 | TRANS;SI4835DY,PMOS,6A/30V,.035, |                    |
| 288204920001 | TRANS;SI4920DY,NCH-DUAL,5.8A30V, | PQ507              |
| 288207002001 | TRANS;NDC7002N,N-MOSFET,SSOT-6   | PU6,4              |
| 288227002001 | TRANS;2N7002LT1,N-CHANNEL FET    | Q3,6,PQ11,14,16,17 |
| 291000011001 | CON;HDR,MA,10P*1,1.25,ST,SMT     | Ј8                 |
| 291000014003 | CON;HDR,MA,20P*2,1.25MM,ST,SMT   | J7                 |
| 291000014802 | CON;HDR,MA,24P*2,1.27,ST,H3.58,S | J11                |
| 291000014601 | CON;HDR,MA,46P,1.27,ST,H1.5,SMT  | J508               |
| 291000016015 | CON;HDR,FM,30P*2,.6MM,ST,SMT,613 | J505               |
| 331000006002 | CON;BATTERY,6P,5MM,GOLD,5010S-06 | J510               |
| 331720009004 | CON;D,MA,9P,2.775,R/A            | J503               |
| 331720015006 | CON;D,FM,15P,2.29,R/A,3ROW       | J504               |
| 331720025005 | CON;D,FM,25P,2.775,R/A           | J502               |
| 331870006011 | CON;MINI DIN,6P,R/A,W/GROUNDING  | J501               |
| 291000152401 | CON;FPC/FFC,24P,1MM,R/A,ELCO     | J9                 |
| 291000152602 | CON;FPC/FFC,26P,1MM,R/A,SMT,ELCO | J10                |
| 291000251441 | CON;IC CARD,FM,72P*2,.6MM,H3MM,S | J507               |
| 291000410201 | CON;WFR,MA,2P,1.25,ST,SMT/MB     |                    |
| 291000410301 | CON;WFR,MA,3P,1.25,ST,SMT/MB     |                    |
| 242600000158 | LABEL;10*10,BLANK,COMMON,HI-TEMP |                    |
| 283420502004 | IC;FLASH,256K*8-15,PLCC,32P,VENU |                    |
| 291000621445 | DIMM SOCKET;144P,.8MM,GOLD,SMT   | J509               |
| 294011200001 | LED;GRN,H1.5,0805,PG1102W,SMT    | D2-7               |
| 295000010014 | FUSE;1.1A/6V,POLY SWITCH,PTC,SMD | F1,2               |
| 295000010016 | FUSE;NORMAL,6.5A/32VDC,3216,SMT  | F3,PF501           |

| PART_NO      | DESCRIPTION                      | LOCATION  |
|--------------|----------------------------------|-----------|
| 297120101005 | SW;DIP,SPST,8P,50VDC,.1A,SMT,DHS | SW502,503 |
| 271911103901 | VR;10K ,.05W,20%,XV0102GPH1N-93  | VR1       |
| 342665500008 | CFM-SUYIN;S-STANDOFF,#4-40H4.8,N |           |
| 345665400037 | GASKET;AUDIO/166,VENUS           |           |
| 346666100005 | THERMAL PAD;30*30*.5,6133        |           |
| 346666100007 | COPPER SHEET;PCMCIA,6133         |           |
| 346666100013 | THERMAL PAD;SGRAM/H8,6133        |           |
| 345666100006 | GASKET;M/B-VR,6133               |           |
| 242662300009 | LABEL;25*10MM,3020F              |           |
| 225664300001 | TAPE;INSULATION,AC04,5024        |           |
| 339111100002 | SPEAKER ASSY;CASE KIT,VENUS      |           |
| 340665800025 | BRKT ASSY;TOUCH PAD,6033         |           |
| 340666100001 | SHIELD ASSY;TOP,CASE KIT,6133    |           |
| 340666100004 | HOUSING ASSY;CASE KIT,6133       |           |
| 340666100005 | COVER ASSY;CPU,6133              |           |
| 341665400007 | HOLDER;TOUCH PAD,VENUS           |           |
| 341665500003 | FINGER;HEATSINK,5033             |           |
| 344665500015 | COVER;L,HINGE,CASE KIT,5033      |           |
| 344665500016 | COVER;R,HINGE,CASE KIT,5033      |           |
| 340666100007 | COVER ASSY;MODEM,CASE KIT,6133   |           |
| 344665500023 | DOOR;PCMCIA,CASE KIT,5033        |           |
| 344665500025 | BUTTON;TOUCH PAD,CASE KIT,5033   |           |
| 344665500033 | DOOR;I/O,CASE KIT,THERMAL,5033   |           |
| 344665500036 | CAP;FAX MODEM,5033               |           |
| 344665500073 | COVER;REAR CASE KIT,5033         |           |
| 345665400031 | SPONGE;FDD/4MM,VENUS             |           |
| 346665400006 | INSULATOR;T/P SWITCH BD,VENUS    |           |
| 346665800011 | INSULATOR;BATTERY,6033           |           |
| 370102010201 | SPC-SCREW;M2L2,NIW,K-HD,727      |           |
| 370102010401 | SPC-SCREW;M2L4,NIB,FLT(+),NL,731 |           |

| PART_NO      | DESCRIPTION                      | LOCATION     |
|--------------|----------------------------------|--------------|
| 370102010404 | SPC-SCREW;M2L4,K-HD,NIB          |              |
| 370102610401 | SPC-SCREW;M2.6L4,NIB,727,NLK     |              |
| 370102610602 | SPC-SCREW;M2.6 L6,NIB,K-HD,727   |              |
| 370103010604 | SPC-SCREW;M3L6,NIB,727,NYLOK     |              |
| 371102010010 | SCREW;M2L4,FLT(+),NIW            |              |
| 371102610081 | SCREW;M2.6L8,PAN(+),NIB          |              |
| 371102610401 | SCREW;M2.6L4,FLT(+),NIW          |              |
| 411665400005 | PWA;PWA-ENTRY T/P SW BD          |              |
| 271071103302 | RES;10K ,1/16W,5% ,0603,SMT      | R1           |
| 272072104702 | CAP;.1U ,16V,+80-20%,0603,SMT    | C1,4         |
| 272075470701 | CAP;47P ,50V ,+80-20%,0603,SMT   | C2,3,5,6     |
| 273000130001 | FERRITE CHIP;120OHM/100MHZ,1608, | L1,2,3       |
| 291000014801 | CON;HDR,FM,24P*2,1.27,ST,SMT     | J2           |
| 291000150804 | CON;FPC/FFC,8P,1MM,R/A,2CONTAC,E | J1           |
| 297040101003 | SW;PUSH BUTTON,SPST,.1A,30V,2P,S | SW1,2        |
| 331040044004 | CON;HDR,FM,22P*2,2MM,R/A,SPEEDTE | J3           |
| 338530010005 | BATTERY;LI,3V/220MAH,CR2032      |              |
| 298000000002 | BATTERY HOLDER;FOR CR2032,BH-800 | BT1          |
| 361200003025 | SOLDER PASTE;RMA-010-FP          |              |
| 365350000002 | SOLDER WIRE;63/37FLUX%1.2 DIA.64 |              |
| 242600000364 | LABEL;BLANK,6*6MM,HI-TEMP        |              |
| 422665400002 | FFC ASSY;TOUCH PAD,CASE KIT,VENU |              |
| 442110500007 | TOUCH PAD MODULE;904251-0000,L65 |              |
| 242600020904 | LABEL;BLANK,PAPER 25.4*12.7      |              |
| 411665400009 | PWA;PWA-VENUS V1 LED BD          |              |
| 271071152302 | RES;1.5K ,1/16W,5% ,0603,SMT     | R6,8         |
| 271071681301 | RES;680 ,1/16W,5% ,0603,SMT      | R1-5,7       |
| 291000020601 | CON;HDR,MA,6P*1,1.25MM,R/A,SMT   | J1           |
| 294011200001 | LED;GRN,H1.5,0805,PG1102W,SMT    | D1,2,501,502 |
| 294011200006 | LED;RE/GR,H1.5,L3,W2.5,BRPG1201W | D3,503       |

| PART_NO      | DESCRIPTION                      | LOCATION |
|--------------|----------------------------------|----------|
| 361200003025 | SOLDER PASTE;RMA-010-FP          |          |
| 365350000002 | SOLDER WIRE;63/37FLUX%1.2 DIA.64 |          |
| 242600000364 | LABEL;BLANK,6*6MM,HI-TEMP        |          |
| 412219300001 | PCB ASSY;INVERTER BD,12.1",VENUS |          |
| 413000020132 | LCD;TM121SV-02L01,12.1",TFT,SANY |          |
| 421665400003 | WIRE ASSY;BKLGHT,MB/INVRT/LED,VE |          |
| 421665800009 | WIRE ASSY;SANYO,12.1"LCD,6033    |          |
| 225665400005 | CONDUCTIVE TAPE;LCD/166,VENUS    |          |
| 242664800013 | LABEL;CAUTION,INVERT BD,PITCHING |          |
| 340665400001 | TILT UNIT;R,ENTRY                |          |
| 340665400002 | TILT UNIT;L,ENTRY                |          |
| 340665500003 | COVER ASSY;12.1",LCD,5033        |          |
| 340665500014 | HOUSING ASSY;SYO/SAMSU,12.1LCD,5 |          |
| 341665400001 | SPRING;LATCH,LCD,ENTRY           |          |
| 344665500007 | LATCH;LCD,5033                   |          |
| 344665500008 | HOLDER;LCD,5033                  |          |
| 345665400028 | GASKET;LCD SHIELD,VENUS          |          |
| 345665500003 | CUSHION;DOWN,LCD,5033            |          |
| 345665500006 | CUSHION;TOP LCD,5033             |          |
| 346665400036 | INSULATOR;MIC/166,VENUS          |          |
| 346666100002 | INSULATOR;INVERT-BD,12.1",6133   |          |
| 370102010502 | SPC-SCREW;M2 L5,NIB,K-HD,727     |          |
| 370102610401 | SPC-SCREW;M2.6L4,NIB,727,NLK     |          |
| 371103010615 | SPC-SCREW;M3L6,FLNG(+),NIW.NLK   |          |
| 225665500001 | TAPE;INSULATION,AC04,25M*6MM,503 |          |
| 346665200015 | FILM;LCD PROTECT,13.3",215*290,P |          |
| 523411442008 | FD DRIVE;1.44M,3 MODE,D353G      |          |
| 422665400003 | FCC ASSY;CONDUCTION TAPE,VENUS   |          |
| 343665400009 | SHIELD;FDD,VENUS                 |          |
| 345665400024 | SPONGE;FDD,PORON,L,VENUS         |          |

| PART_NO      | DESCRIPTION                      | LOCATION |
|--------------|----------------------------------|----------|
| 345665400032 | GASKET;FDD/166,VENUS             |          |
| 340665500036 | BEZEL ASSY;LG,CD-ROM,5033        |          |
| 342665500001 | BRKT;CD-ROM,5033                 |          |
| 370102010201 | SPC-SCREW;M2L2,NIW,K-HD,727      |          |
| 421665800032 | FPC ASSY;2ND,CD-ROM,6033         |          |
| 370101710501 | CFM-LG;SPC-SCREW,M1.7L5,NIW,K-HD |          |
| 523417735015 | CD ROM DRIVE;24X,CRN-8241B,LG    |          |
| 332810000042 | PWR CORD;250V/7.5A,2P,BLACK,AS   |          |
| 561566610015 | MANUAL;USER'S,EN,6133,NON-BRAND  |          |
| 561860000022 | SINGLE PAGE;GN,NOTE FOR BATTERY& |          |
| 561866610001 | SINGLE PAGE;DOC/EC,6133          |          |
| 565166610001 | S/W;CD ROM,SYSTEM DRIVER,6133    |          |
| 242600000288 | LABEL;104*69MM,PANTONE:474U      |          |
| 340666100006 | HEATSINK ASSY;CPU,6133           |          |
| 371102010603 | SCREW;M2L6,PAN(+),NIW/NLK        |          |
| 370103010401 | SPC-SCREW;M3L4,K-HD(+),D5.2,NIW, |          |
| 370102610401 | SPC-SCREW;M2.6L4,NIB,727,NLK     |          |
| 340665400026 | BRKT ASSY;HDD/9.5MM,VENUS        |          |
| 340666100008 | SHIELD ASSY;CPU,6133             |          |
| 531020237001 | KBD;87,US,K950418A6,6133         |          |
| 441665800011 | BATT ASSY;14.4/3.2AH,LI,SANYO,60 |          |
| 338514420004 | BATTERY;LI,14.4/3.2AH,SANYO,6033 |          |
| 221665820002 | CARTON;NON-BRAND,6033            |          |
| 221665820003 | CARTON;2 IN 1,6033               |          |
| 221666140001 | BOX;INNER AK,6133                |          |
| 221666150001 | PARTITION;AC ADAPTOR,6133        |          |
| 222600020049 | PE BAG;50*70MM,W/SEAL,COMMON     |          |
| 222663920008 | PE BAG;150*200,FRU,LP486         |          |
| 222664720001 | PE BAG;310*450,T.08,RECY.,5026VO |          |
| 222665720001 | PE BUBBLE BAG;ADAPTOR,6020       |          |

| PART_NO      | DESCRIPTION                      | LOCATION |
|--------------|----------------------------------|----------|
| 227665800001 | END CAP;6033                     |          |
| 227666100001 | END CAP;MIDDLE,AK,6133           |          |
| 227666100002 | END CAP;TOP/BTM,AK,6133          |          |
| 227666100003 | END CAP;KEYBOARD,6133            |          |
| 242600000157 | LABEL;BAR CODE & S/N,13.5*75,COM |          |
| 242666100003 | LABEL;AGENCY-GLOBAL,6133         |          |
| 343664710002 | NAMEPLATE;LOGO,1,5026,N-B        |          |
| 242662300009 | LABEL;25*10MM,3020F              |          |
| 242666100001 | LABEL;CELERON INSIDE,CARTON,6133 |          |
| 242666100002 | LABEL;CELERON INSIDE,NOTEBOOK,61 |          |
| 340665500015 | COVER 4ND ASSY;CASE KIT,5033     |          |
| 442666100001 | AC ADPT ASSY;22.5V/2.66A,6133    |          |